1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
|
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed into the Public Domain, for any use,
// without warranty, 2019 by Peter Monsson.
// SPDX-License-Identifier: CC0-1.0
module t (/*AUTOARG*/
// Inputs
clk
);
input clk;
int cyc;
Test test (/*AUTOINST*/
// Inputs
.clk (clk));
always @(posedge clk) begin
cyc <= cyc + 1;
if (cyc == 10) begin
$write("*-* All Finished *-*\n");
$finish;
end
end
endmodule
module Test (
input clk
);
`ifdef FAIL_ASSERT_1
assert property (@(posedge clk) disable iff (0) 0)
else $display("wrong disable");
`endif
assert property (@(posedge clk) disable iff (1) 0);
assert property (@(posedge clk) disable iff (1) 1);
assert property (@(posedge clk) disable iff (0) 1);
//
// Cover properties behave differently
//
cover property (@(posedge clk) disable iff (1) 1) $stop;
cover property (@(posedge clk) disable iff (1) 0) $stop;
cover property (@(posedge clk) disable iff (0) 1) $display("*COVER: ok");
cover property (@(posedge clk) disable iff (0) 0) $stop;
endmodule
|