File: t_func_mlog2.v

package info (click to toggle)
verilator 5.038-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 162,552 kB
  • sloc: cpp: 139,204; python: 20,931; ansic: 10,222; yacc: 6,000; lex: 1,925; makefile: 1,260; sh: 494; perl: 282; fortran: 22
file content (56 lines) | stat: -rw-r--r-- 1,462 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2003-2008 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0

module t (clk);
   input clk;

   integer cyc; initial cyc=1;
   integer sum;
   integer cpre;
   always @ (posedge clk) begin
      if (cyc!=0) begin
         cpre = cyc;
         cyc <= cyc + 1;
         if (cyc==1) begin
            if (mlog2(32'd0) != 32'd0) $stop;
            if (mlog2(32'd1) != 32'd0) $stop;
            if (mlog2(32'd3) != 32'd2) $stop;
            sum <= 32'd0;
         end
         else if (cyc<90) begin
            // (cyc) so if we trash the variable things will get upset.
            sum <= mlog2(cyc) + sum * 32'd42;
            if (cpre != cyc) $stop;
         end
         else if (cyc==90) begin
            if (sum !== 32'h0f12bb51) $stop;
            $write("*-* All Finished *-*\n");
            $finish;
         end
      end
   end

   function integer mlog2;
      input [31:0] value;
      integer      i;
      begin
         if(value < 32'd1) begin
            mlog2 = 0;
         end
         else begin
            value = value - 32'd1;
            mlog2 = 0;
            for(i=0;i<32;i=i+1) begin
               if(value > 32'd0) begin
                  mlog2 = mlog2 + 1;
               end
               value = value >> 1;
            end
         end
      end
   endfunction

endmodule