File: t_interface_gen8.v

package info (click to toggle)
verilator 5.038-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 162,552 kB
  • sloc: cpp: 139,204; python: 20,931; ansic: 10,222; yacc: 6,000; lex: 1,925; makefile: 1,260; sh: 494; perl: 282; fortran: 22
file content (56 lines) | stat: -rw-r--r-- 1,179 bytes parent folder | download | duplicates (4)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed into the Public Domain, for any use,
// without warranty.
// SPDX-License-Identifier: CC0-1.0

// bug998

interface intf
  #(parameter PARAM = 0)
   ();
   logic val;
   function integer func (); return 5; endfunction
endinterface

module t1(intf mod_intf);
   initial begin
      $display("%m %d", mod_intf.val);
   end
endmodule

module t();

   //intf #(.PARAM(1)) my_intf [1:0] ();
   intf #(.PARAM(1)) my_intf ();

   generate
      genvar the_genvar;
      for (the_genvar = 0; the_genvar < 2; the_genvar++) begin : TestIf
         //assign my_intf[the_genvar].val = '1;
         //t1 t (.mod_intf(my_intf[the_genvar]));
         t1 t (.mod_intf(my_intf));
      end
   endgenerate

//     t1 t (.mod_intf(my_intf[1]));

//   generate
//      begin : TestIf
//         assign my_intf[1].val = '1;
//         t1 t (.mod_intf(my_intf[1]));
//      end
//   endgenerate

//   generate
//      begin
//         assign my_intf[0].val = '1;
//         t1 t (.mod_intf(my_intf[0]));
//      end
//   endgenerate

   initial begin
      $write("*-* All Finished *-*\n");
      $finish;
   end
endmodule