File: t_math_countbits_tri.v

package info (click to toggle)
verilator 5.038-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 162,552 kB
  • sloc: cpp: 139,204; python: 20,931; ansic: 10,222; yacc: 6,000; lex: 1,925; makefile: 1,260; sh: 494; perl: 282; fortran: 22
file content (38 lines) | stat: -rw-r--r-- 964 bytes parent folder | download | duplicates (2)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2024 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0

module t(/*AUTOARG*/
   // Outputs
   num_zeros, num_ones,
   // Inputs
   clk, reset_l, vec
   );

   input logic clk;
   input logic reset_l;
   input logic [7:0] vec;
   output logic [7:0] num_zeros;
   output logic [7:0] num_ones;

   always_comb begin
      num_zeros = '0;
      num_ones = '0;
      for (int i = 0; i < 8; i++) begin
         if (vec[i] == 0) begin
            num_zeros++;
         end else begin
            num_ones++;
         end
      end
   end
   assert property (@(negedge clk) disable iff (~reset_l) (num_ones == $countones(vec)));
   assert property (@(negedge clk) disable iff (~reset_l) (num_zeros == $countbits(vec, '0)));
   initial begin
      $write("*-* All Finished *-*\n");
      $finish;
   end

endmodule