File: t_math_svl2.v

package info (click to toggle)
verilator 5.038-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 162,552 kB
  • sloc: cpp: 139,204; python: 20,931; ansic: 10,222; yacc: 6,000; lex: 1,925; makefile: 1,260; sh: 494; perl: 282; fortran: 22
file content (41 lines) | stat: -rw-r--r-- 1,065 bytes parent folder | download | duplicates (3)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2006 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0

module t (/*AUTOARG*/
   // Inputs
   clk
   );

   input clk;

   integer cyc; initial cyc=1;
   always @ (posedge clk) begin
      if (cyc!=0) begin
         cyc <= cyc + 1;
         if (cyc==1) begin
            // New number format
            if ('0 !== {66{1'b0}}) $stop;
            if ('1 !== {66{1'b1}}) $stop;
            if ('x !== {66{1'bx}}) $stop;
            if ('z !== {66{1'bz}}) $stop;
`ifndef NC      // NC-Verilog 5.50-s09 chokes on this test
            if ("\v" != 8'd11) $stop;
            if ("\f" != 8'd12) $stop;
            if ("\a" != 8'd7) $stop;
            if ("\x9a" != 8'h9a) $stop;
            if ("\xf1" != 8'hf1) $stop;
`endif
         end
         if (cyc==8) begin
         end
         if (cyc==9) begin
            $write("*-* All Finished *-*\n");
            $finish;
         end
      end
   end

endmodule