1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
|
`line 1 "t/t_preproc.v" 1
`line 6 "t/t_preproc.v" 0
`line 8 "t/t_preproc.v" 0
`line 10 "t/t_preproc.v" 0
`line 1 "t/t_preproc_inc2.vh" 1
`line 2 "t/t_preproc_inc2.vh" 0
At file "t/t_preproc_inc2.vh" line 5
`line 7 "t/t_preproc_inc2.vh" 0
`line 1 "t/t_preproc_inc3.vh" 1
`line 2 "t/t_preproc_inc3.vh" 0
`line 6 "t/t_preproc_inc3.vh" 0
At file "t/t_preproc_inc3.vh" line 10
`line 12 "inc3_a_filename_from_line_directive_with_LINE" 0
At file "inc3_a_filename_from_line_directive_with_LINE" line 12
`line 100 "inc3_a_filename_from_line_directive" 0
At file "inc3_a_filename_from_line_directive" line 100
`line 103 "inc3_a_filename_from_line_directive" 0
`line 106 "inc3_a_filename_from_line_directive" 0
`line 110 "inc3_a_filename_from_line_directive" 0
`line 7 "t/t_preproc_inc2.vh" 2
`line 9 "t/t_preproc_inc2.vh" 0
`line 10 "t/t_preproc.v" 2
`line 12 "t/t_preproc.v" 0
`line 15 "t/t_preproc.v" 0
/*verilator pass_thru comment*/
`line 17 "t/t_preproc.v" 0
/*verilator pass_thru_comment2*/
`line 19 "t/t_preproc.v" 0
`line 22 "t/t_preproc.v" 0
wire [3:0] q = {
1'b1 ,
1'b0 ,
1'b1 ,
1'b1
};
`line 32 "t/t_preproc.v" 0
text.
`line 34 "t/t_preproc.v" 0
foo bar
foobar2
`line 39 "t/t_preproc.v" 0
`line 43 "t/t_preproc.v" 0
`line 48 "t/t_preproc.v" 0
first part
`line 49 "t/t_preproc.v" 0
second part
`line 49 "t/t_preproc.v" 0
third part
{
`line 50 "t/t_preproc.v" 0
a,
`line 50 "t/t_preproc.v" 0
b,
`line 50 "t/t_preproc.v" 0
c}
Line_Preproc_Check 51
`line 53 "t/t_preproc.v" 0
`line 55 "t/t_preproc.v" 0
`line 57 "t/t_preproc.v" 0
deep deep
`line 61 "t/t_preproc.v" 0
"Inside: `nosubst"
"`nosubst"
`line 66 "t/t_preproc.v" 0
x y LLZZ x y
p q LLZZ p q r s LLZZ r s LLZZ p q LLZZ p q r s LLZZ r s
`line 72 "t/t_preproc.v" 0
firstline comma","line LLZZ firstline comma","line
`line 74 "t/t_preproc.v" 0
x y LLZZ "a" y
`line 77 "t/t_preproc.v" 0
(a,b)(a,b)
`line 80 "t/t_preproc.v" 0
$display("left side: \"right side\"")
`line 83 "t/t_preproc.v" 0
bar_suffix more
`line 86 "t/t_preproc.v" 0
arg suffix_after_space
`line 89 "t/t_preproc.v" 0
`line 91 "t/t_preproc.v" 0
$c("Zap(\"",bug1,"\");");;
`line 92 "t/t_preproc.v" 0
$c("Zap(\"","bug2","\");");;
`line 94 "t/t_preproc.v" 0
`line 97 "t/t_preproc.v" 0
`line 100 "t/t_preproc.v" 0
initial begin
$display("pre thrupre thrumid thrupost post: \"right side\"");
$display("left side: \"right side\"");
$display("left side: \"right side\"");
$display("left_side: \"right_side\"");
$display("na: \"right_side\"");
$display("prep ( midp1 left_side midp2 ( outp ) ): \"right_side\"");
$display("na: \"nana\"");
$display("left_side right_side: \"left_side right_side\"");
$display(": \"\"");
$display("left side: \"right side\"");
$display("left side: \"right side\"");
$display("standalone");
`line 121 "t/t_preproc.v" 0
$display("twoline: \"first second\"");
$write("*-* All Finished *-*\n");
$finish;
end
endmodule
`line 131 "t/t_preproc.v" 0
`line 134 "t/t_preproc.v" 0
`line 139 "t/t_preproc.v" 0
module add1 ( input wire d1, output wire o1);
`line 140 "t/t_preproc.v" 0
wire tmp_d1 = d1;
`line 140 "t/t_preproc.v" 0
wire tmp_o1 = tmp_d1 + 1;
`line 140 "t/t_preproc.v" 0
assign o1 = tmp_o1 ;
endmodule
module add2 ( input wire d2, output wire o2);
`line 143 "t/t_preproc.v" 0
wire tmp_d2 = d2;
`line 143 "t/t_preproc.v" 0
wire tmp_o2 = tmp_d2 + 1;
`line 143 "t/t_preproc.v" 0
assign o2 = tmp_o2 ;
endmodule
`line 146 "t/t_preproc.v" 0
`line 152 "t/t_preproc.v" 0
`line 157 "t/t_preproc.v" 0
`line 157 "t/t_preproc.v" 0
generate for (i=0; i<(3); i=i+1) begin
`line 157 "t/t_preproc.v" 0
psl cover { m5k.f .ctl._ctl_mvldx_m1.d[i] & ~m5k.f .ctl._ctl_mvldx_m1.q[i] & !m5k.f .ctl._ctl_mvldx_m1.cond & ((m5k.f .ctl.alive & m5k.f .ctl.alive_m1))} report "fondNoRise: m5kc_fcl._ctl_mvldx_m1";
`line 157 "t/t_preproc.v" 0
psl cover { ~m5k.f .ctl._ctl_mvldx_m1.d[i] & m5k.f .ctl._ctl_mvldx_m1.q[i] & !m5k.f .ctl._ctl_mvldx_m1.cond & ((m5k.f .ctl.alive & m5k.f .ctl.alive_m1))} report "fondNoFall: m5kc_fcl._ctl_mvldx_m1";
`line 157 "t/t_preproc.v" 0
end endgenerate
`line 159 "t/t_preproc.v" 0
module prot();
`protected
I!#r#e6<_Q{{E2+]I3<[3s)1@D|'E''i!O?]jD>Jo_![Cl)
#nj1]p,3^1~,="E@QZB\T)eU\pC#C|7=\$J$##A[@-@{Qk]
`line 165 "t/t_preproc.v" 0
`endprotected
endmodule
`line 169 "t/t_preproc.v" 0
module t_lint_pragma_protected;
`line 173 "t/t_preproc.v" 0
`pragma protect begin_protected
`pragma protect version=1
`pragma protect encrypt_agent="XXXXX"
`pragma protect encrypt_agent_info="YYYYY"
`pragma protect data_method="AES128-CBC"
`pragma protect key_keyowner="BIG3#1"
`pragma protect key_keyname="AAAAAA"
`pragma protect key_method="RSA"
`pragma protect encoding = (enctype = "BASE64", line_length = 76, bytes = 64)
`pragma protect key_block
ICAgICAgICAgICAgICAgICAgIEdOVSBMRVNTRVIgR0VORVJBTCBQVUJMSUMgTElDRU5TRQogICAg
KSAyMDA3IE==
`line 186 "t/t_preproc.v" 0
`pragma protect key_keyowner="BIG3#2"
`pragma protect key_keyname="BBBBBB"
`pragma protect key_method="RSA"
`pragma protect encoding = (enctype = "BASE64", line_length = 76, bytes = 128)
`pragma protect key_block
IEV2ZXJ5b25lIGlzIHBlcm1pdHRlZCB0byBjb3B5IGFuZCBkaXN0cmlidXRlIHZlcmJhdGltIGNv
cGllcwogb2YgdGhpcyBsaWNlbnNlIGRvY3VtZW50LCBidXQgY2hhbmdpbmcgaXQgaXMgbm90IGFs
bG93ZWQuCgoKICBUaGl=
`line 195 "t/t_preproc.v" 0
`pragma protect key_keyowner="BIG3#3"
`pragma protect key_keyname="CCCCCCCC"
`pragma protect key_method="RSA"
`pragma protect encoding = (enctype = "BASE64", line_length = 76, bytes = 128)
`pragma protect key_block
TGljZW5zZSBpbmNvcnBvcmF0ZXMKdGhlIHRlcm1zIGFuZCBjb25kaXRpb25zIG9mIHZlcnNpb24g
MyBvZiB0aGUgR05VIEdlbmVyYWwgUHVibGljCkxpY2Vuc2UsIHN1cHBsZW1lbnRlZCBieSB0aGUg
YWRkaXRpb25hbCBwZXJ=
`line 204 "t/t_preproc.v" 0
`pragma protect encoding = (enctype = "BASE64", line_length = 76, bytes = 295)
`pragma protect data_block
aW5pdGlvbnMuCgogIEFzIHVzZWQgaGVyZWluLCAidGhpcyBMaWNlbnNlIiByZWZlcnMgdG8gdmVy
c2lvbiAzIG9mIHRoZSBHTlUgTGVzc2VyCkdlbmVyYWwgUHVibGljIExpY2Vuc2UsIGFuZCB0aGUg
IkdOVSBHUEwiIHJlZmVycyB0byB2ZXJzaW9uIDMgb2YgdGhlIEdOVQpHZW5lcmFsIFB1YmxpYyBM
aWNlbnNlLgoKICAiVGhlIExpYnJhcnkiIHJlZmVycyB0byBhIGNvdmVyZWQgd29yayBnb3Zlcm5l
ZCBieSB0aGlzIExpY2Vuc2UsCm90aGVyIHRoYW4gYW4gQXBwbGljYXRpb24gb3IgYSBDb21iaW5l
ZCBXb3JrIGFzIG==
`line 214 "t/t_preproc.v" 0
`pragma protect end_protected
`line 216 "t/t_preproc.v" 0
`pragma protect
`pragma protect end
`line 220 "t/t_preproc.v" 0
endmodule
`line 222 "t/t_preproc.v" 0
`line 232 "t/t_preproc.v" 0
begin addr <= (({regs[6], regs[7]} + 1)); rd <= 1; end and begin addr <= (({regs[6], regs[7]})); wdata <= (rdata); wr <= 1; end
begin addr <= ({regs[6], regs[7]} + 1); rd <= 1; end
begin addr <= ({regs[6], regs[7]}); wdata <= (rdata); wr <= 1; end more
`line 236 "t/t_preproc.v" 0
`line 239 "t/t_preproc.v" 0
`line 1 "t/t_preproc_inc4.vh" 1
`line 2 "t/t_preproc_inc4.vh" 0
`line 6 "t/t_preproc_inc4.vh" 0
`line 8 "t/t_preproc_inc4.vh" 0
`line 239 "t/t_preproc.v" 2
`line 240 "t/t_preproc.v" 0
`line 243 "t/t_preproc.v" 0
`line 245 "t/t_preproc.v" 0
`line 249 "t/t_preproc.v" 0
`line 252 "t/t_preproc.v" 0
$blah("ab,cd","e,f");
$blah(this.logfile,vec);
$blah(this.logfile,vec[1,2,3]);
$blah(this.logfile,{blah.name(), " is not foo"});
`line 258 "t/t_preproc.v" 0
`line 261 "t/t_preproc.v" 0
`pragma foo = 1
`default_nettype none
`default_nettype uwire
`line 265 "t/t_preproc.v" 0
`line 268 "t/t_preproc.v" 0
`line 272 "t/t_preproc.v" 0
Line_Preproc_Check 272
`line 274 "t/t_preproc.v" 0
`line 277 "t/t_preproc.v" 0
(p,q)
`line 284 "t/t_preproc.v" 0
(x,y)
Line_Preproc_Check 285
`line 287 "t/t_preproc.v" 0
`line 290 "t/t_preproc.v" 0
beginend
beginend
"beginend"
`line 298 "t/t_preproc.v" 0
`\esc`def
`line 304 "t/t_preproc.v" 0
Not a \`define
`line 306 "t/t_preproc.v" 0
x,y)--bee submacro has comma paren
`line 314 "t/t_preproc.v" 0
$display("bits %d %d", $bits(foo), 10);
`line 319 "t/t_preproc.v" 0
`line 324 "t/t_preproc.v" 0
`line 327 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
`line 341 "t/t_preproc.v" 0
assign a3 = ~b3 ;
`line 341 "t/t_preproc.v" 0
`line 343 "t/t_preproc.v" 0
\
`line 352 "t/t_preproc.v" 0
`line 352 "t/t_preproc.v" 0
`line 352 "t/t_preproc.v" 0
def i
`line 354 "t/t_preproc.v" 0
`line 356 "t/t_preproc.v" 0
`line 360 "t/t_preproc.v" 0
`line 366 "t/t_preproc.v" 0
1 /*verilator NOT IN DEFINE*/ (nodef)
2 /*verilator PART OF DEFINE*/ (hasdef)
3
`line 368 "t/t_preproc.v" 0
/*verilator NOT PART
OF DEFINE*/ (nodef)
`line 369 "t/t_preproc.v" 0
4
`line 369 "t/t_preproc.v" 0
/*verilator PART
OF DEFINE*/ (nodef)
`line 370 "t/t_preproc.v" 0
5 also in
`line 370 "t/t_preproc.v" 0
also3 (nodef)
HAS a NEW
`line 373 "t/t_preproc.v" 0
LINE
`line 375 "t/t_preproc.v" 0
`line 377 "t/t_preproc.v" 0
`line 390 "t/t_preproc.v" 0
`line 393 "t/t_preproc.v" 0
EXP: clxx_scen
clxx_scen
EXP: clxx_scen
"clxx_scen"
EXP: do if (start("verilog/inc1.v", 25)) begin message({"Blah-", "clx_scen", " end"}); end while(0);
`line 399 "t/t_preproc.v" 0
do
`line 399 "t/t_preproc.v" 0
`line 399 "t/t_preproc.v" 0
`line 399 "t/t_preproc.v" 0
`line 399 "t/t_preproc.v" 0
`line 399 "t/t_preproc.v" 0
if (start("t/t_preproc.v", 399)) begin
`line 399 "t/t_preproc.v" 0
`line 399 "t/t_preproc.v" 0
message({"Blah-", "clx_scen", " end"});
`line 399 "t/t_preproc.v" 0
end
`line 399 "t/t_preproc.v" 0
`line 399 "t/t_preproc.v" 0
while(0);
`line 401 "t/t_preproc.v" 0
`line 403 "t/t_preproc.v" 0
`line 407 "t/t_preproc.v" 0
`line 407 "t/t_preproc.v" 0
`line 408 "t/t_preproc.v" 0
EXP: This is fooed
This is fooed
EXP: This is fooed_2
This is fooed_2
`line 415 "t/t_preproc.v" 0
np
np
`line 426 "t/t_preproc.v" 0
`line 429 "t/t_preproc.v" 0
`line 437 "t/t_preproc.v" 0
`line 441 "t/t_preproc.v" 0
hello3hello3hello3
hello4hello4hello4hello4
`line 447 "t/t_preproc.v" 0
`line 1 "t/t_preproc_inc4.vh" 1
`line 2 "t/t_preproc_inc4.vh" 0
`line 6 "t/t_preproc_inc4.vh" 0
`line 8 "t/t_preproc_inc4.vh" 0
`line 447 "t/t_preproc.v" 2
`line 448 "t/t_preproc.v" 0
`line 456 "t/t_preproc.v" 0
Line_Preproc_Check 460
Line_Preproc_Check 466
"FOO \
BAR " "arg_line1 \
arg_line2" "FOO \
BAR "
`line 469 "t/t_preproc.v" 0
Line_Preproc_Check 469
`line 473 "t/t_preproc.v" 0
abc
`line 483 "t/t_preproc.v" 0
EXP: sonet_frame
sonet_frame
`line 489 "t/t_preproc.v" 0
EXP: sonet_frame
sonet_frame
EXP: sonet_frame
sonet_frame
`line 499 "t/t_preproc.v" 0
EXP: module zzz ; endmodule
module zzz ; endmodule
module zzz ; endmodule
`line 506 "t/t_preproc.v" 0
EXP: module a_b ; endmodule
module a_b ; endmodule
module a_b ; endmodule
`line 511 "t/t_preproc.v" 0
integer foo;
module t;
initial begin : \`LEX_CAT(a[0],_assignment)
`line 523 "t/t_preproc.v" 0
$write("GOT%%m='%m' EXP='%s'\n", "t.\\`LEX_CAT(a[0],_assignment) "); end
initial begin : \a[0]_assignment_a[1]
`line 530 "t/t_preproc.v" 0
$write("GOT%%m='%m' EXP='%s'\n", "t.\\a[0]_assignment_a[1] "); end
initial begin : \`CAT(pp,suffix) $write("GOT%%m='%m' EXP='%s'\n", "t.\\`CAT(pp,suffix) "); end
initial begin : \`CAT(ff,bb)
`line 544 "t/t_preproc.v" 0
$write("GOT%%m='%m' EXP='%s'\n", "t.\\`CAT(ff,bb) "); end
initial begin : \`zzz
`line 550 "t/t_preproc.v" 0
$write("GOT%%m='%m' EXP='%s'\n", "t.\\`zzz "); end
initial begin : \`FOO
`line 557 "t/t_preproc.v" 0
$write("GOT%%m='%m' OTHER_EXP='%s'\n OUR_EXP='%s'", "t.bar ","t.\\`FOO "); end
initial begin : \xx`FOO
`line 559 "t/t_preproc.v" 0
$write("GOT%%m='%m' EXP='%s'\n", "t.\\xx`FOO "); end
initial begin : \`UNKNOWN $write("GOT%%m='%m' EXP='%s'\n", "t.\\`UNKNOWN "); end
initial begin : \`DEF_NO_EXPAND $write("GOT%%m='%m' EXP='%s'\n", "t.\\`DEF_NO_EXPAND "); end
initial $write("GOT='%s' EXP='%s'\n", "foo name baz", "foo bar baz");
initial $write("GOT='%s' EXP='%s'\n", "foo name baz", "foo `A(bar) baz");
initial $write("Slashed=`%s'\n", "1//2.3");
initial
`line 590 "t/t_preproc.v" 0
$display("%s%s","a1","b2c3\n");
endmodule
`line 593 "t/t_preproc.v" 0
`line 596 "t/t_preproc.v" 0
$display("RAM0");
$display("CPU");
`line 601 "t/t_preproc.v" 0
`line 606 "t/t_preproc.v" 0
XXE_FAMILY = XXE_
$display("XXE_ is defined");
`line 613 "t/t_preproc.v" 0
XYE_FAMILY = XYE_
$display("XYE_ is defined");
`line 620 "t/t_preproc.v" 0
XXS_FAMILY = XXS_some
$display("XXS_some is defined");
`line 627 "t/t_preproc.v" 0
XYS_FAMILY = XYS_foo
$display("XYS_foo is defined");
`line 634 "t/t_preproc.v" 0
`line 636 "t/t_preproc.v" 0
`line 644 "t/t_preproc.v" 0
`line 651 "t/t_preproc.v" 0
`line 658 "t/t_preproc.v" 0
`line 665 "t/t_preproc.v" 0
`line 667 "t/t_preproc.v" 0
`line 669 "t/t_preproc.v" 0
(.mySig (myInterface.pa5),
`line 673 "t/t_preproc.v" 0
`line 676 "t/t_preproc.v" 0
`dbg_hdl(UVM_LOW, ("Functional coverage enabled: paramgrp"));
`line 679 "t/t_preproc.v" 0
`line 687 "t/t_preproc.v" 0
module pcc2_cfg;
generate
`line 689 "t/t_preproc.v" 0
covergroup a @(posedge b);
`line 689 "t/t_preproc.v" 0
c: coverpoint d iff ((c) === 1'b1); endgroup
`line 689 "t/t_preproc.v" 0
a u_a;
`line 689 "t/t_preproc.v" 0
initial do begin $display ("DEBUG : %s [%m]", $sformatf ("Functional coverage enabled: u_a")); end while(0);
endgenerate
endmodule
`line 693 "t/t_preproc.v" 0
"`NOT_DEFINED_STR"
`line 698 "t/t_preproc.v" 0
"""First line with "quoted"\nSecond line\
Third line"""
"""First line
Second line"""
`line 705 "t/t_preproc.v" 0
"""QQQ defform"""
"""QQQ defval"""
`line 710 "t/t_preproc.v" 0
"string argument"
`line 714 "t/t_preproc.v" 0
`line 717 "t/t_preproc.v" 0
bar "foo foo foo" bar
bar """foo foo foo""" bar
`line 722 "t/t_preproc.v" 0
predef 0 0
predef 1 1
predef 2 2
predef 3 3
predef 10 10
predef 11 11
predef 20 20
predef 21 21
predef 22 22
predef 23 23
predef -2 -2
predef -1 -1
predef 0 0
predef 1 1
predef 2 2
`line 744 "t/t_preproc.v" 0
string boo = "test";
string boo = "test x,y x,y";
string boo = "testx,ytest x x,y";
string boo = "testtest x,y xquux(test)";
`line 757 "t/t_preproc.v" 0
|