1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
|
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2024 by PlanV GmbH.
// SPDX-License-Identifier: CC0-1.0
typedef union {
int int_value;
bit [31:0] bits;
} UnpackedUnion;
class UnpackedUnionErrorTest;
rand UnpackedUnion union_instance;
function new();
union_instance.bits = 32'b0;
endfunction
endclass
module t_randomize_union_bad;
UnpackedUnionErrorTest test_unpacked_union;
initial begin
test_unpacked_union = new();
repeat(10) begin
int success;
success = test_unpacked_union.randomize();
if (success != 1) $stop;
$display("UnpackedUnion: int_value: %b, bits: %b", test_unpacked_union.union_instance.int_value, test_unpacked_union.union_instance.bits);
end
$write("*-* All Finished *-*\n");
$finish;
end
endmodule
|