File: t_wired_net_test.v

package info (click to toggle)
verilator 5.038-1
  • links: PTS, VCS
  • area: main
  • in suites: forky, sid
  • size: 162,552 kB
  • sloc: cpp: 139,204; python: 20,931; ansic: 10,222; yacc: 6,000; lex: 1,925; makefile: 1,260; sh: 494; perl: 282; fortran: 22
file content (71 lines) | stat: -rwxr-xr-x 2,234 bytes parent folder | download | duplicates (2)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2022 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0

`define stop $stop
`define checkb(gotv,expv) do if ((gotv) !== (expv)) begin $write("%%Error: %s:%0d:  got='b%x exp='b%x\n", `__FILE__,`__LINE__, (gotv), (expv)); `stop; end while(0);

module t(
clk
/*AUTOARG*/);
   input clk;
   wor [3:0] ptrior1;
   trior [3:0] ptrior2;
   wand [3:0] ptriand1;
   triand [3:0] ptriand2;
   wire [3:0] z1;
   wire [3:0] z2;
   wire [3:0] tri_z1;
   wire [3:0] tri_z2;
   logic [3:0] x;
   logic [3:0] y;
   logic [3:0] tri_x;
   logic [3:0] tri_y;
   logic [3:0] tri_x_dat;
   logic [3:0] tri_y_dat;
   logic [3:0] tri_x_en;
   logic [3:0] tri_y_en;
   assign ptrior1 = x & y;
   assign ptrior1 = x + y;
   assign ptrior2 = tri_x & tri_y;
   assign ptrior2 = tri_x + tri_y;
   assign ptriand1 = x & y;
   assign ptriand1 = x + y;
   assign ptriand2 = tri_x & tri_y;
   assign ptriand2 = tri_x + tri_y;
   assign z1 = (x & y) | (x + y);
   assign z2 = (x & y) & (x + y);
   assign tri_z1 = (tri_x & tri_y) | (tri_x + tri_y);
   assign tri_z2 = (tri_x & tri_y) & (tri_x + tri_y);
   integer cyc = 0;
   integer xz_index = 0;
   integer xz_num = 0;
   integer i;
   assign tri_x[0] = tri_x_en[0] ? tri_x_dat[0] : 1'bz;
   assign tri_x[1] = tri_x_en[1] ? tri_x_dat[1] : 1'bz;
   assign tri_x[2] = tri_x_en[2] ? tri_x_dat[2] : 1'bz;
   assign tri_x[3] = tri_x_en[3] ? tri_x_dat[3] : 1'bz;
   assign tri_y[0] = tri_y_en[0] ? tri_y_dat[0] : 1'bz;
   assign tri_y[1] = tri_y_en[1] ? tri_y_dat[1] : 1'bz;
   assign tri_y[2] = tri_y_en[2] ? tri_y_dat[2] : 1'bz;
   assign tri_y[3] = tri_y_en[3] ? tri_y_dat[3] : 1'bz;
   always @ (posedge clk) begin
      cyc <= cyc + 1;
      x = {$random}[3:0];
      y = {$random}[3:0];
      tri_x_dat = {$random}[3:0];
      tri_y_dat = {$random}[3:0];
      tri_x_en = {$random}[3:0];
      tri_y_en = {$random}[3:0];
      `checkb(ptrior1, z1);
      `checkb(ptrior2, tri_z1);
      `checkb(ptriand1, z2);
      `checkb(ptriand2, tri_z2);
      if (cyc == 20) begin
         $write("*-* All Finished *-*\n");
         $finish;
      end
   end
endmodule