1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
|
/*
* Copyright (C) 2012, 2014-2017 Apple Inc. All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
*
* THIS SOFTWARE IS PROVIDED BY APPLE INC. ``AS IS'' AND ANY
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL APPLE INC. OR
* CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
* EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
* PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
* PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
* OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*/
#pragma once
#if ENABLE(ASSEMBLER)
#include "ARM64Assembler.h"
#include "AbstractMacroAssembler.h"
#include <wtf/MathExtras.h>
#include <wtf/Optional.h>
namespace JSC {
class MacroAssemblerARM64 : public AbstractMacroAssembler<ARM64Assembler, MacroAssemblerARM64> {
public:
static const unsigned numGPRs = 32;
static const unsigned numFPRs = 32;
static const RegisterID dataTempRegister = ARM64Registers::ip0;
static const RegisterID memoryTempRegister = ARM64Registers::ip1;
RegisterID scratchRegister()
{
RELEASE_ASSERT(m_allowScratchRegister);
return getCachedDataTempRegisterIDAndInvalidate();
}
private:
static const ARM64Registers::FPRegisterID fpTempRegister = ARM64Registers::q31;
static const ARM64Assembler::SetFlags S = ARM64Assembler::S;
static const intptr_t maskHalfWord0 = 0xffffl;
static const intptr_t maskHalfWord1 = 0xffff0000l;
static const intptr_t maskUpperWord = 0xffffffff00000000l;
// 4 instructions - 3 to load the function pointer, + blr.
static const ptrdiff_t REPATCH_OFFSET_CALL_TO_POINTER = -16;
public:
MacroAssemblerARM64()
: m_dataMemoryTempRegister(this, dataTempRegister)
, m_cachedMemoryTempRegister(this, memoryTempRegister)
, m_makeJumpPatchable(false)
{
}
typedef ARM64Assembler::LinkRecord LinkRecord;
typedef ARM64Assembler::JumpType JumpType;
typedef ARM64Assembler::JumpLinkType JumpLinkType;
typedef ARM64Assembler::Condition Condition;
static const ARM64Assembler::Condition DefaultCondition = ARM64Assembler::ConditionInvalid;
static const ARM64Assembler::JumpType DefaultJump = ARM64Assembler::JumpNoConditionFixedSize;
Vector<LinkRecord, 0, UnsafeVectorOverflow>& jumpsToLink() { return m_assembler.jumpsToLink(); }
void* unlinkedCode() { return m_assembler.unlinkedCode(); }
static bool canCompact(JumpType jumpType) { return ARM64Assembler::canCompact(jumpType); }
static JumpLinkType computeJumpType(JumpType jumpType, const uint8_t* from, const uint8_t* to) { return ARM64Assembler::computeJumpType(jumpType, from, to); }
static JumpLinkType computeJumpType(LinkRecord& record, const uint8_t* from, const uint8_t* to) { return ARM64Assembler::computeJumpType(record, from, to); }
static int jumpSizeDelta(JumpType jumpType, JumpLinkType jumpLinkType) { return ARM64Assembler::jumpSizeDelta(jumpType, jumpLinkType); }
static void link(LinkRecord& record, uint8_t* from, const uint8_t* fromInstruction, uint8_t* to) { return ARM64Assembler::link(record, from, fromInstruction, to); }
static const Scale ScalePtr = TimesEight;
static bool isCompactPtrAlignedAddressOffset(ptrdiff_t value)
{
// This is the largest 32-bit access allowed, aligned to 64-bit boundary.
return !(value & ~0x3ff8);
}
enum RelationalCondition {
Equal = ARM64Assembler::ConditionEQ,
NotEqual = ARM64Assembler::ConditionNE,
Above = ARM64Assembler::ConditionHI,
AboveOrEqual = ARM64Assembler::ConditionHS,
Below = ARM64Assembler::ConditionLO,
BelowOrEqual = ARM64Assembler::ConditionLS,
GreaterThan = ARM64Assembler::ConditionGT,
GreaterThanOrEqual = ARM64Assembler::ConditionGE,
LessThan = ARM64Assembler::ConditionLT,
LessThanOrEqual = ARM64Assembler::ConditionLE
};
enum ResultCondition {
Overflow = ARM64Assembler::ConditionVS,
Signed = ARM64Assembler::ConditionMI,
PositiveOrZero = ARM64Assembler::ConditionPL,
Zero = ARM64Assembler::ConditionEQ,
NonZero = ARM64Assembler::ConditionNE
};
enum ZeroCondition {
IsZero = ARM64Assembler::ConditionEQ,
IsNonZero = ARM64Assembler::ConditionNE
};
enum DoubleCondition {
// These conditions will only evaluate to true if the comparison is ordered - i.e. neither operand is NaN.
DoubleEqual = ARM64Assembler::ConditionEQ,
DoubleNotEqual = ARM64Assembler::ConditionVC, // Not the right flag! check for this & handle differently.
DoubleGreaterThan = ARM64Assembler::ConditionGT,
DoubleGreaterThanOrEqual = ARM64Assembler::ConditionGE,
DoubleLessThan = ARM64Assembler::ConditionLO,
DoubleLessThanOrEqual = ARM64Assembler::ConditionLS,
// If either operand is NaN, these conditions always evaluate to true.
DoubleEqualOrUnordered = ARM64Assembler::ConditionVS, // Not the right flag! check for this & handle differently.
DoubleNotEqualOrUnordered = ARM64Assembler::ConditionNE,
DoubleGreaterThanOrUnordered = ARM64Assembler::ConditionHI,
DoubleGreaterThanOrEqualOrUnordered = ARM64Assembler::ConditionHS,
DoubleLessThanOrUnordered = ARM64Assembler::ConditionLT,
DoubleLessThanOrEqualOrUnordered = ARM64Assembler::ConditionLE,
};
static const RegisterID stackPointerRegister = ARM64Registers::sp;
static const RegisterID framePointerRegister = ARM64Registers::fp;
static const RegisterID linkRegister = ARM64Registers::lr;
// FIXME: Get reasonable implementations for these
static bool shouldBlindForSpecificArch(uint32_t value) { return value >= 0x00ffffff; }
static bool shouldBlindForSpecificArch(uint64_t value) { return value >= 0x00ffffff; }
// Integer operations:
void add32(RegisterID a, RegisterID b, RegisterID dest)
{
ASSERT(a != ARM64Registers::sp && b != ARM64Registers::sp);
m_assembler.add<32>(dest, a, b);
}
void add32(RegisterID src, RegisterID dest)
{
m_assembler.add<32>(dest, dest, src);
}
void add32(TrustedImm32 imm, RegisterID dest)
{
add32(imm, dest, dest);
}
void add32(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
if (isUInt12(imm.m_value))
m_assembler.add<32>(dest, src, UInt12(imm.m_value));
else if (isUInt12(-imm.m_value))
m_assembler.sub<32>(dest, src, UInt12(-imm.m_value));
else if (src != dest) {
move(imm, dest);
add32(src, dest);
} else {
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.add<32>(dest, src, dataTempRegister);
}
}
void add32(TrustedImm32 imm, Address address)
{
load32(address, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value))
m_assembler.add<32>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
else if (isUInt12(-imm.m_value))
m_assembler.sub<32>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
else {
move(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<32>(dataTempRegister, dataTempRegister, memoryTempRegister);
}
store32(dataTempRegister, address);
}
void add32(TrustedImm32 imm, AbsoluteAddress address)
{
load32(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value)) {
m_assembler.add<32>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
store32(dataTempRegister, address.m_ptr);
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.sub<32>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
store32(dataTempRegister, address.m_ptr);
return;
}
move(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<32>(dataTempRegister, dataTempRegister, memoryTempRegister);
store32(dataTempRegister, address.m_ptr);
}
void add32(Address src, RegisterID dest)
{
load32(src, getCachedDataTempRegisterIDAndInvalidate());
add32(dataTempRegister, dest);
}
void add64(RegisterID a, RegisterID b, RegisterID dest)
{
ASSERT(a != ARM64Registers::sp || b != ARM64Registers::sp);
if (b == ARM64Registers::sp)
std::swap(a, b);
m_assembler.add<64>(dest, a, b);
}
void add64(RegisterID src, RegisterID dest)
{
if (src == ARM64Registers::sp)
m_assembler.add<64>(dest, src, dest);
else
m_assembler.add<64>(dest, dest, src);
}
void add64(TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.add<64>(dest, dest, UInt12(imm.m_value));
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.sub<64>(dest, dest, UInt12(-imm.m_value));
return;
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.add<64>(dest, dest, dataTempRegister);
}
void add64(TrustedImm64 imm, RegisterID dest)
{
intptr_t immediate = imm.m_value;
if (isUInt12(immediate)) {
m_assembler.add<64>(dest, dest, UInt12(static_cast<int32_t>(immediate)));
return;
}
if (isUInt12(-immediate)) {
m_assembler.sub<64>(dest, dest, UInt12(static_cast<int32_t>(-immediate)));
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.add<64>(dest, dest, dataTempRegister);
}
void add64(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.add<64>(dest, src, UInt12(imm.m_value));
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.sub<64>(dest, src, UInt12(-imm.m_value));
return;
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.add<64>(dest, src, dataTempRegister);
}
void add64(TrustedImm32 imm, Address address)
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value))
m_assembler.add<64>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
else if (isUInt12(-imm.m_value))
m_assembler.sub<64>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
else {
signExtend32ToPtr(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(dataTempRegister, dataTempRegister, memoryTempRegister);
}
store64(dataTempRegister, address);
}
void add64(TrustedImm32 imm, AbsoluteAddress address)
{
load64(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value)) {
m_assembler.add<64>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
store64(dataTempRegister, address.m_ptr);
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.sub<64>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
store64(dataTempRegister, address.m_ptr);
return;
}
signExtend32ToPtr(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(dataTempRegister, dataTempRegister, memoryTempRegister);
store64(dataTempRegister, address.m_ptr);
}
void addPtrNoFlags(TrustedImm32 imm, RegisterID srcDest)
{
add64(imm, srcDest);
}
void add64(Address src, RegisterID dest)
{
load64(src, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.add<64>(dest, dest, dataTempRegister);
}
void add64(AbsoluteAddress src, RegisterID dest)
{
load64(src.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.add<64>(dest, dest, dataTempRegister);
}
void and32(RegisterID src, RegisterID dest)
{
and32(dest, src, dest);
}
void and32(RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.and_<32>(dest, op1, op2);
}
void and32(TrustedImm32 imm, RegisterID dest)
{
and32(imm, dest, dest);
}
void and32(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create32(imm.m_value);
if (logicalImm.isValid()) {
m_assembler.and_<32>(dest, src, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.and_<32>(dest, src, dataTempRegister);
}
void and32(Address src, RegisterID dest)
{
load32(src, dataTempRegister);
and32(dataTempRegister, dest);
}
void and64(RegisterID src1, RegisterID src2, RegisterID dest)
{
m_assembler.and_<64>(dest, src1, src2);
}
void and64(TrustedImm64 imm, RegisterID src, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create64(imm.m_value);
if (logicalImm.isValid()) {
m_assembler.and_<64>(dest, src, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.and_<64>(dest, src, dataTempRegister);
}
void and64(RegisterID src, RegisterID dest)
{
m_assembler.and_<64>(dest, dest, src);
}
void and64(TrustedImm32 imm, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create64(static_cast<intptr_t>(static_cast<int64_t>(imm.m_value)));
if (logicalImm.isValid()) {
m_assembler.and_<64>(dest, dest, logicalImm);
return;
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.and_<64>(dest, dest, dataTempRegister);
}
void and64(TrustedImmPtr imm, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create64(reinterpret_cast<uint64_t>(imm.m_value));
if (logicalImm.isValid()) {
m_assembler.and_<64>(dest, dest, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.and_<64>(dest, dest, dataTempRegister);
}
void countLeadingZeros32(RegisterID src, RegisterID dest)
{
m_assembler.clz<32>(dest, src);
}
void countLeadingZeros64(RegisterID src, RegisterID dest)
{
m_assembler.clz<64>(dest, src);
}
void countTrailingZeros32(RegisterID src, RegisterID dest)
{
// Arm does not have a count trailing zeros only a count leading zeros.
m_assembler.rbit<32>(dest, src);
m_assembler.clz<32>(dest, dest);
}
void countTrailingZeros64(RegisterID src, RegisterID dest)
{
// Arm does not have a count trailing zeros only a count leading zeros.
m_assembler.rbit<64>(dest, src);
m_assembler.clz<64>(dest, dest);
}
// Only used for testing purposes.
void illegalInstruction()
{
m_assembler.illegalInstruction();
}
void lshift32(RegisterID src, RegisterID shiftAmount, RegisterID dest)
{
m_assembler.lsl<32>(dest, src, shiftAmount);
}
void lshift32(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.lsl<32>(dest, src, imm.m_value & 0x1f);
}
void lshift32(RegisterID shiftAmount, RegisterID dest)
{
lshift32(dest, shiftAmount, dest);
}
void lshift32(TrustedImm32 imm, RegisterID dest)
{
lshift32(dest, imm, dest);
}
void lshift64(RegisterID src, RegisterID shiftAmount, RegisterID dest)
{
m_assembler.lsl<64>(dest, src, shiftAmount);
}
void lshift64(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.lsl<64>(dest, src, imm.m_value & 0x3f);
}
void lshift64(RegisterID shiftAmount, RegisterID dest)
{
lshift64(dest, shiftAmount, dest);
}
void lshift64(TrustedImm32 imm, RegisterID dest)
{
lshift64(dest, imm, dest);
}
void mul32(RegisterID left, RegisterID right, RegisterID dest)
{
m_assembler.mul<32>(dest, left, right);
}
void mul32(RegisterID src, RegisterID dest)
{
m_assembler.mul<32>(dest, dest, src);
}
void mul32(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.mul<32>(dest, src, dataTempRegister);
}
void mul64(RegisterID src, RegisterID dest)
{
m_assembler.mul<64>(dest, dest, src);
}
void mul64(RegisterID left, RegisterID right, RegisterID dest)
{
m_assembler.mul<64>(dest, left, right);
}
void multiplyAdd32(RegisterID mulLeft, RegisterID mulRight, RegisterID summand, RegisterID dest)
{
m_assembler.madd<32>(dest, mulLeft, mulRight, summand);
}
void multiplySub32(RegisterID mulLeft, RegisterID mulRight, RegisterID minuend, RegisterID dest)
{
m_assembler.msub<32>(dest, mulLeft, mulRight, minuend);
}
void multiplyNeg32(RegisterID mulLeft, RegisterID mulRight, RegisterID dest)
{
m_assembler.msub<32>(dest, mulLeft, mulRight, ARM64Registers::zr);
}
void multiplyAdd64(RegisterID mulLeft, RegisterID mulRight, RegisterID summand, RegisterID dest)
{
m_assembler.madd<64>(dest, mulLeft, mulRight, summand);
}
void multiplySub64(RegisterID mulLeft, RegisterID mulRight, RegisterID minuend, RegisterID dest)
{
m_assembler.msub<64>(dest, mulLeft, mulRight, minuend);
}
void multiplyNeg64(RegisterID mulLeft, RegisterID mulRight, RegisterID dest)
{
m_assembler.msub<64>(dest, mulLeft, mulRight, ARM64Registers::zr);
}
void div32(RegisterID dividend, RegisterID divisor, RegisterID dest)
{
m_assembler.sdiv<32>(dest, dividend, divisor);
}
void div64(RegisterID dividend, RegisterID divisor, RegisterID dest)
{
m_assembler.sdiv<64>(dest, dividend, divisor);
}
void uDiv32(RegisterID dividend, RegisterID divisor, RegisterID dest)
{
m_assembler.udiv<32>(dest, dividend, divisor);
}
void uDiv64(RegisterID dividend, RegisterID divisor, RegisterID dest)
{
m_assembler.udiv<64>(dest, dividend, divisor);
}
void neg32(RegisterID dest)
{
m_assembler.neg<32>(dest, dest);
}
void neg64(RegisterID dest)
{
m_assembler.neg<64>(dest, dest);
}
void or32(RegisterID src, RegisterID dest)
{
or32(dest, src, dest);
}
void or32(RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.orr<32>(dest, op1, op2);
}
void or32(TrustedImm32 imm, RegisterID dest)
{
or32(imm, dest, dest);
}
void or32(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create32(imm.m_value);
if (logicalImm.isValid()) {
m_assembler.orr<32>(dest, src, logicalImm);
return;
}
ASSERT(src != dataTempRegister);
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.orr<32>(dest, src, dataTempRegister);
}
void or32(RegisterID src, AbsoluteAddress address)
{
load32(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.orr<32>(dataTempRegister, dataTempRegister, src);
store32(dataTempRegister, address.m_ptr);
}
void or32(TrustedImm32 imm, AbsoluteAddress address)
{
LogicalImmediate logicalImm = LogicalImmediate::create32(imm.m_value);
if (logicalImm.isValid()) {
load32(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.orr<32>(dataTempRegister, dataTempRegister, logicalImm);
store32(dataTempRegister, address.m_ptr);
} else {
load32(address.m_ptr, getCachedMemoryTempRegisterIDAndInvalidate());
or32(imm, memoryTempRegister, getCachedDataTempRegisterIDAndInvalidate());
store32(dataTempRegister, address.m_ptr);
}
}
void or32(TrustedImm32 imm, Address address)
{
load32(address, getCachedDataTempRegisterIDAndInvalidate());
or32(imm, dataTempRegister, dataTempRegister);
store32(dataTempRegister, address);
}
void or64(RegisterID src, RegisterID dest)
{
or64(dest, src, dest);
}
void or64(RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.orr<64>(dest, op1, op2);
}
void or64(TrustedImm32 imm, RegisterID dest)
{
or64(imm, dest, dest);
}
void or64(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create64(static_cast<intptr_t>(static_cast<int64_t>(imm.m_value)));
if (logicalImm.isValid()) {
m_assembler.orr<64>(dest, src, logicalImm);
return;
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.orr<64>(dest, src, dataTempRegister);
}
void or64(TrustedImm64 imm, RegisterID src, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create64(imm.m_value);
if (logicalImm.isValid()) {
m_assembler.orr<64>(dest, src, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.orr<64>(dest, src, dataTempRegister);
}
void or64(TrustedImm64 imm, RegisterID dest)
{
LogicalImmediate logicalImm = LogicalImmediate::create64(static_cast<intptr_t>(static_cast<int64_t>(imm.m_value)));
if (logicalImm.isValid()) {
m_assembler.orr<64>(dest, dest, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.orr<64>(dest, dest, dataTempRegister);
}
void rotateRight32(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.ror<32>(dest, src, imm.m_value & 31);
}
void rotateRight32(TrustedImm32 imm, RegisterID srcDst)
{
rotateRight32(srcDst, imm, srcDst);
}
void rotateRight32(RegisterID src, RegisterID shiftAmmount, RegisterID dest)
{
m_assembler.ror<32>(dest, src, shiftAmmount);
}
void rotateRight64(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.ror<64>(dest, src, imm.m_value & 63);
}
void rotateRight64(TrustedImm32 imm, RegisterID srcDst)
{
rotateRight64(srcDst, imm, srcDst);
}
void rotateRight64(RegisterID src, RegisterID shiftAmmount, RegisterID dest)
{
m_assembler.ror<64>(dest, src, shiftAmmount);
}
void rshift32(RegisterID src, RegisterID shiftAmount, RegisterID dest)
{
m_assembler.asr<32>(dest, src, shiftAmount);
}
void rshift32(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.asr<32>(dest, src, imm.m_value & 0x1f);
}
void rshift32(RegisterID shiftAmount, RegisterID dest)
{
rshift32(dest, shiftAmount, dest);
}
void rshift32(TrustedImm32 imm, RegisterID dest)
{
rshift32(dest, imm, dest);
}
void rshift64(RegisterID src, RegisterID shiftAmount, RegisterID dest)
{
m_assembler.asr<64>(dest, src, shiftAmount);
}
void rshift64(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.asr<64>(dest, src, imm.m_value & 0x3f);
}
void rshift64(RegisterID shiftAmount, RegisterID dest)
{
rshift64(dest, shiftAmount, dest);
}
void rshift64(TrustedImm32 imm, RegisterID dest)
{
rshift64(dest, imm, dest);
}
void sub32(RegisterID src, RegisterID dest)
{
m_assembler.sub<32>(dest, dest, src);
}
void sub32(RegisterID left, RegisterID right, RegisterID dest)
{
m_assembler.sub<32>(dest, left, right);
}
void sub32(TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.sub<32>(dest, dest, UInt12(imm.m_value));
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.add<32>(dest, dest, UInt12(-imm.m_value));
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.sub<32>(dest, dest, dataTempRegister);
}
void sub32(TrustedImm32 imm, Address address)
{
load32(address, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value))
m_assembler.sub<32>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
else if (isUInt12(-imm.m_value))
m_assembler.add<32>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
else {
move(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.sub<32>(dataTempRegister, dataTempRegister, memoryTempRegister);
}
store32(dataTempRegister, address);
}
void sub32(TrustedImm32 imm, AbsoluteAddress address)
{
load32(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value)) {
m_assembler.sub<32>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
store32(dataTempRegister, address.m_ptr);
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.add<32>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
store32(dataTempRegister, address.m_ptr);
return;
}
move(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.sub<32>(dataTempRegister, dataTempRegister, memoryTempRegister);
store32(dataTempRegister, address.m_ptr);
}
void sub32(Address src, RegisterID dest)
{
load32(src, getCachedDataTempRegisterIDAndInvalidate());
sub32(dataTempRegister, dest);
}
void sub64(RegisterID src, RegisterID dest)
{
m_assembler.sub<64>(dest, dest, src);
}
void sub64(RegisterID a, RegisterID b, RegisterID dest)
{
m_assembler.sub<64>(dest, a, b);
}
void sub64(TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.sub<64>(dest, dest, UInt12(imm.m_value));
return;
}
if (isUInt12(-imm.m_value)) {
m_assembler.add<64>(dest, dest, UInt12(-imm.m_value));
return;
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.sub<64>(dest, dest, dataTempRegister);
}
void sub64(TrustedImm64 imm, RegisterID dest)
{
intptr_t immediate = imm.m_value;
if (isUInt12(immediate)) {
m_assembler.sub<64>(dest, dest, UInt12(static_cast<int32_t>(immediate)));
return;
}
if (isUInt12(-immediate)) {
m_assembler.add<64>(dest, dest, UInt12(static_cast<int32_t>(-immediate)));
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.sub<64>(dest, dest, dataTempRegister);
}
void urshift32(RegisterID src, RegisterID shiftAmount, RegisterID dest)
{
m_assembler.lsr<32>(dest, src, shiftAmount);
}
void urshift32(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.lsr<32>(dest, src, imm.m_value & 0x1f);
}
void urshift32(RegisterID shiftAmount, RegisterID dest)
{
urshift32(dest, shiftAmount, dest);
}
void urshift32(TrustedImm32 imm, RegisterID dest)
{
urshift32(dest, imm, dest);
}
void urshift64(RegisterID src, RegisterID shiftAmount, RegisterID dest)
{
m_assembler.lsr<64>(dest, src, shiftAmount);
}
void urshift64(RegisterID src, TrustedImm32 imm, RegisterID dest)
{
m_assembler.lsr<64>(dest, src, imm.m_value & 0x3f);
}
void urshift64(RegisterID shiftAmount, RegisterID dest)
{
urshift64(dest, shiftAmount, dest);
}
void urshift64(TrustedImm32 imm, RegisterID dest)
{
urshift64(dest, imm, dest);
}
void xor32(RegisterID src, RegisterID dest)
{
xor32(dest, src, dest);
}
void xor32(RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.eor<32>(dest, op1, op2);
}
void xor32(TrustedImm32 imm, RegisterID dest)
{
xor32(imm, dest, dest);
}
void xor32(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
if (imm.m_value == -1)
m_assembler.mvn<32>(dest, src);
else {
LogicalImmediate logicalImm = LogicalImmediate::create32(imm.m_value);
if (logicalImm.isValid()) {
m_assembler.eor<32>(dest, src, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.eor<32>(dest, src, dataTempRegister);
}
}
void xor64(RegisterID src, Address address)
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.eor<64>(dataTempRegister, dataTempRegister, src);
store64(dataTempRegister, address);
}
void xor64(RegisterID src, RegisterID dest)
{
xor64(dest, src, dest);
}
void xor64(RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.eor<64>(dest, op1, op2);
}
void xor64(TrustedImm32 imm, RegisterID dest)
{
xor64(imm, dest, dest);
}
void xor64(TrustedImm64 imm, RegisterID src, RegisterID dest)
{
if (imm.m_value == -1)
m_assembler.mvn<64>(dest, src);
else {
LogicalImmediate logicalImm = LogicalImmediate::create64(imm.m_value);
if (logicalImm.isValid()) {
m_assembler.eor<64>(dest, src, logicalImm);
return;
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.eor<64>(dest, src, dataTempRegister);
}
}
void xor64(TrustedImm32 imm, RegisterID src, RegisterID dest)
{
if (imm.m_value == -1)
m_assembler.mvn<64>(dest, src);
else {
LogicalImmediate logicalImm = LogicalImmediate::create64(static_cast<intptr_t>(static_cast<int64_t>(imm.m_value)));
if (logicalImm.isValid()) {
m_assembler.eor<64>(dest, src, logicalImm);
return;
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.eor<64>(dest, src, dataTempRegister);
}
}
void not32(RegisterID src, RegisterID dest)
{
m_assembler.mvn<32>(dest, src);
}
void not64(RegisterID src, RegisterID dest)
{
m_assembler.mvn<64>(dest, src);
}
void not64(RegisterID srcDst)
{
m_assembler.mvn<64>(srcDst, srcDst);
}
// Memory access operations:
void load64(ImplicitAddress address, RegisterID dest)
{
if (tryLoadWithOffset<64>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldr<64>(dest, address.base, memoryTempRegister);
}
void load64(BaseIndex address, RegisterID dest)
{
if (!address.offset && (!address.scale || address.scale == 3)) {
m_assembler.ldr<64>(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldr<64>(dest, address.base, memoryTempRegister);
}
void load64(const void* address, RegisterID dest)
{
load<64>(address, dest);
}
void load64(RegisterID src, PostIndex simm, RegisterID dest)
{
m_assembler.ldr<64>(dest, src, simm);
}
DataLabel32 load64WithAddressOffsetPatch(Address address, RegisterID dest)
{
DataLabel32 label(this);
signExtend32ToPtrWithFixedWidth(address.offset, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldr<64>(dest, address.base, memoryTempRegister, ARM64Assembler::SXTW, 0);
return label;
}
DataLabelCompact load64WithCompactAddressOffsetPatch(Address address, RegisterID dest)
{
ASSERT(isCompactPtrAlignedAddressOffset(address.offset));
DataLabelCompact label(this);
m_assembler.ldr<64>(dest, address.base, address.offset);
return label;
}
void loadPair64(RegisterID src, RegisterID dest1, RegisterID dest2)
{
loadPair64(src, TrustedImm32(0), dest1, dest2);
}
void loadPair64(RegisterID src, TrustedImm32 offset, RegisterID dest1, RegisterID dest2)
{
m_assembler.ldp<64>(dest1, dest2, src, offset.m_value);
}
void loadPair64WithNonTemporalAccess(RegisterID src, RegisterID dest1, RegisterID dest2)
{
loadPair64WithNonTemporalAccess(src, TrustedImm32(0), dest1, dest2);
}
void loadPair64WithNonTemporalAccess(RegisterID src, TrustedImm32 offset, RegisterID dest1, RegisterID dest2)
{
m_assembler.ldnp<64>(dest1, dest2, src, offset.m_value);
}
void abortWithReason(AbortReason reason)
{
move(TrustedImm32(reason), dataTempRegister);
breakpoint();
}
void abortWithReason(AbortReason reason, intptr_t misc)
{
move(TrustedImm64(misc), memoryTempRegister);
abortWithReason(reason);
}
ConvertibleLoadLabel convertibleLoadPtr(Address address, RegisterID dest)
{
ConvertibleLoadLabel result(this);
ASSERT(!(address.offset & ~0xff8));
m_assembler.ldr<64>(dest, address.base, address.offset);
return result;
}
void load32(ImplicitAddress address, RegisterID dest)
{
if (tryLoadWithOffset<32>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldr<32>(dest, address.base, memoryTempRegister);
}
void load32(BaseIndex address, RegisterID dest)
{
if (!address.offset && (!address.scale || address.scale == 2)) {
m_assembler.ldr<32>(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldr<32>(dest, address.base, memoryTempRegister);
}
void load32(const void* address, RegisterID dest)
{
load<32>(address, dest);
}
DataLabel32 load32WithAddressOffsetPatch(Address address, RegisterID dest)
{
DataLabel32 label(this);
signExtend32ToPtrWithFixedWidth(address.offset, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldr<32>(dest, address.base, memoryTempRegister, ARM64Assembler::SXTW, 0);
return label;
}
DataLabelCompact load32WithCompactAddressOffsetPatch(Address address, RegisterID dest)
{
ASSERT(isCompactPtrAlignedAddressOffset(address.offset));
DataLabelCompact label(this);
m_assembler.ldr<32>(dest, address.base, address.offset);
return label;
}
void load32WithUnalignedHalfWords(BaseIndex address, RegisterID dest)
{
load32(address, dest);
}
void load16(ImplicitAddress address, RegisterID dest)
{
if (tryLoadWithOffset<16>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldrh(dest, address.base, memoryTempRegister);
}
void load16(BaseIndex address, RegisterID dest)
{
if (!address.offset && (!address.scale || address.scale == 1)) {
m_assembler.ldrh(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldrh(dest, address.base, memoryTempRegister);
}
void load16Unaligned(BaseIndex address, RegisterID dest)
{
load16(address, dest);
}
void load16SignedExtendTo32(ImplicitAddress address, RegisterID dest)
{
if (tryLoadSignedWithOffset<16>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldrsh<32>(dest, address.base, memoryTempRegister);
}
void load16SignedExtendTo32(BaseIndex address, RegisterID dest)
{
if (!address.offset && (!address.scale || address.scale == 1)) {
m_assembler.ldrsh<32>(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldrsh<32>(dest, address.base, memoryTempRegister);
}
void zeroExtend16To32(RegisterID src, RegisterID dest)
{
m_assembler.uxth<32>(dest, src);
}
void signExtend16To32(RegisterID src, RegisterID dest)
{
m_assembler.sxth<32>(dest, src);
}
void load8(ImplicitAddress address, RegisterID dest)
{
if (tryLoadWithOffset<8>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldrb(dest, address.base, memoryTempRegister);
}
void load8(BaseIndex address, RegisterID dest)
{
if (!address.offset && !address.scale) {
m_assembler.ldrb(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldrb(dest, address.base, memoryTempRegister);
}
void load8(const void* address, RegisterID dest)
{
moveToCachedReg(TrustedImmPtr(address), cachedMemoryTempRegister());
m_assembler.ldrb(dest, memoryTempRegister, ARM64Registers::zr);
if (dest == memoryTempRegister)
cachedMemoryTempRegister().invalidate();
}
void load8(RegisterID src, PostIndex simm, RegisterID dest)
{
m_assembler.ldrb(dest, src, simm);
}
void load8SignedExtendTo32(ImplicitAddress address, RegisterID dest)
{
if (tryLoadSignedWithOffset<8>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldrsb<32>(dest, address.base, memoryTempRegister);
}
void load8SignedExtendTo32(BaseIndex address, RegisterID dest)
{
if (!address.offset && !address.scale) {
m_assembler.ldrsb<32>(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldrsb<32>(dest, address.base, memoryTempRegister);
}
void load8SignedExtendTo32(const void* address, RegisterID dest)
{
moveToCachedReg(TrustedImmPtr(address), cachedMemoryTempRegister());
m_assembler.ldrsb<32>(dest, memoryTempRegister, ARM64Registers::zr);
if (dest == memoryTempRegister)
cachedMemoryTempRegister().invalidate();
}
void zeroExtend8To32(RegisterID src, RegisterID dest)
{
m_assembler.uxtb<32>(dest, src);
}
void signExtend8To32(RegisterID src, RegisterID dest)
{
m_assembler.sxtb<32>(dest, src);
}
void store64(RegisterID src, ImplicitAddress address)
{
if (tryStoreWithOffset<64>(src, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.str<64>(src, address.base, memoryTempRegister);
}
void store64(RegisterID src, BaseIndex address)
{
if (!address.offset && (!address.scale || address.scale == 3)) {
m_assembler.str<64>(src, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.str<64>(src, address.base, memoryTempRegister);
}
void store64(RegisterID src, const void* address)
{
store<64>(src, address);
}
void store64(TrustedImm32 imm, ImplicitAddress address)
{
store64(TrustedImm64(imm.m_value), address);
}
void store64(TrustedImm64 imm, ImplicitAddress address)
{
if (!imm.m_value) {
store64(ARM64Registers::zr, address);
return;
}
moveToCachedReg(imm, dataMemoryTempRegister());
store64(dataTempRegister, address);
}
void store64(TrustedImm64 imm, BaseIndex address)
{
if (!imm.m_value) {
store64(ARM64Registers::zr, address);
return;
}
moveToCachedReg(imm, dataMemoryTempRegister());
store64(dataTempRegister, address);
}
void store64(RegisterID src, RegisterID dest, PostIndex simm)
{
m_assembler.str<64>(src, dest, simm);
}
DataLabel32 store64WithAddressOffsetPatch(RegisterID src, Address address)
{
DataLabel32 label(this);
signExtend32ToPtrWithFixedWidth(address.offset, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.str<64>(src, address.base, memoryTempRegister, ARM64Assembler::SXTW, 0);
return label;
}
void storePair64(RegisterID src1, RegisterID src2, RegisterID dest)
{
storePair64(src1, src2, dest, TrustedImm32(0));
}
void storePair64(RegisterID src1, RegisterID src2, RegisterID dest, TrustedImm32 offset)
{
m_assembler.stp<64>(src1, src2, dest, offset.m_value);
}
void storePair64WithNonTemporalAccess(RegisterID src1, RegisterID src2, RegisterID dest)
{
storePair64WithNonTemporalAccess(src1, src2, dest, TrustedImm32(0));
}
void storePair64WithNonTemporalAccess(RegisterID src1, RegisterID src2, RegisterID dest, TrustedImm32 offset)
{
m_assembler.stnp<64>(src1, src2, dest, offset.m_value);
}
void store32(RegisterID src, ImplicitAddress address)
{
if (tryStoreWithOffset<32>(src, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.str<32>(src, address.base, memoryTempRegister);
}
void store32(RegisterID src, BaseIndex address)
{
if (!address.offset && (!address.scale || address.scale == 2)) {
m_assembler.str<32>(src, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.str<32>(src, address.base, memoryTempRegister);
}
void store32(RegisterID src, const void* address)
{
store<32>(src, address);
}
void store32(TrustedImm32 imm, ImplicitAddress address)
{
if (!imm.m_value) {
store32(ARM64Registers::zr, address);
return;
}
moveToCachedReg(imm, dataMemoryTempRegister());
store32(dataTempRegister, address);
}
void store32(TrustedImm32 imm, BaseIndex address)
{
if (!imm.m_value) {
store32(ARM64Registers::zr, address);
return;
}
moveToCachedReg(imm, dataMemoryTempRegister());
store32(dataTempRegister, address);
}
void store32(TrustedImm32 imm, const void* address)
{
if (!imm.m_value) {
store32(ARM64Registers::zr, address);
return;
}
moveToCachedReg(imm, dataMemoryTempRegister());
store32(dataTempRegister, address);
}
void storeZero32(ImplicitAddress address)
{
store32(ARM64Registers::zr, address);
}
void storeZero32(BaseIndex address)
{
store32(ARM64Registers::zr, address);
}
DataLabel32 store32WithAddressOffsetPatch(RegisterID src, Address address)
{
DataLabel32 label(this);
signExtend32ToPtrWithFixedWidth(address.offset, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.str<32>(src, address.base, memoryTempRegister, ARM64Assembler::SXTW, 0);
return label;
}
void store16(RegisterID src, ImplicitAddress address)
{
if (tryStoreWithOffset<16>(src, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.strh(src, address.base, memoryTempRegister);
}
void store16(RegisterID src, BaseIndex address)
{
if (!address.offset && (!address.scale || address.scale == 1)) {
m_assembler.strh(src, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.strh(src, address.base, memoryTempRegister);
}
void store8(RegisterID src, BaseIndex address)
{
if (!address.offset && !address.scale) {
m_assembler.strb(src, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.strb(src, address.base, memoryTempRegister);
}
void store8(RegisterID src, void* address)
{
move(TrustedImmPtr(address), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.strb(src, memoryTempRegister, 0);
}
void store8(RegisterID src, ImplicitAddress address)
{
if (tryStoreWithOffset<8>(src, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.strb(src, address.base, memoryTempRegister);
}
void store8(TrustedImm32 imm, void* address)
{
TrustedImm32 imm8(static_cast<int8_t>(imm.m_value));
if (!imm8.m_value) {
store8(ARM64Registers::zr, address);
return;
}
move(imm8, getCachedDataTempRegisterIDAndInvalidate());
store8(dataTempRegister, address);
}
void store8(TrustedImm32 imm, ImplicitAddress address)
{
TrustedImm32 imm8(static_cast<int8_t>(imm.m_value));
if (!imm8.m_value) {
store8(ARM64Registers::zr, address);
return;
}
move(imm8, getCachedDataTempRegisterIDAndInvalidate());
store8(dataTempRegister, address);
}
void store8(RegisterID src, RegisterID dest, PostIndex simm)
{
m_assembler.strb(src, dest, simm);
}
// Floating-point operations:
static bool supportsFloatingPoint() { return true; }
static bool supportsFloatingPointTruncate() { return true; }
static bool supportsFloatingPointSqrt() { return true; }
static bool supportsFloatingPointAbs() { return true; }
static bool supportsFloatingPointRounding() { return true; }
enum BranchTruncateType { BranchIfTruncateFailed, BranchIfTruncateSuccessful };
void absDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fabs<64>(dest, src);
}
void absFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fabs<32>(dest, src);
}
void addDouble(FPRegisterID src, FPRegisterID dest)
{
addDouble(dest, src, dest);
}
void addDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fadd<64>(dest, op1, op2);
}
void addDouble(Address src, FPRegisterID dest)
{
loadDouble(src, fpTempRegister);
addDouble(fpTempRegister, dest);
}
void addDouble(AbsoluteAddress address, FPRegisterID dest)
{
loadDouble(TrustedImmPtr(address.m_ptr), fpTempRegister);
addDouble(fpTempRegister, dest);
}
void addFloat(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fadd<32>(dest, op1, op2);
}
void ceilDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintp<64>(dest, src);
}
void ceilFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintp<32>(dest, src);
}
void floorDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintm<64>(dest, src);
}
void floorFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintm<32>(dest, src);
}
void roundTowardNearestIntDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintn<64>(dest, src);
}
void roundTowardNearestIntFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintn<32>(dest, src);
}
void roundTowardZeroDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintz<64>(dest, src);
}
void roundTowardZeroFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.frintz<32>(dest, src);
}
// Convert 'src' to an integer, and places the resulting 'dest'.
// If the result is not representable as a 32 bit value, branch.
// May also branch for some values that are representable in 32 bits
// (specifically, in this case, 0).
void branchConvertDoubleToInt32(FPRegisterID src, RegisterID dest, JumpList& failureCases, FPRegisterID, bool negZeroCheck = true)
{
m_assembler.fcvtns<32, 64>(dest, src);
// Convert the integer result back to float & compare to the original value - if not equal or unordered (NaN) then jump.
m_assembler.scvtf<64, 32>(fpTempRegister, dest);
failureCases.append(branchDouble(DoubleNotEqualOrUnordered, src, fpTempRegister));
// Test for negative zero.
if (negZeroCheck) {
Jump valueIsNonZero = branchTest32(NonZero, dest);
RegisterID scratch = getCachedMemoryTempRegisterIDAndInvalidate();
m_assembler.fmov<64>(scratch, src);
failureCases.append(makeTestBitAndBranch(scratch, 63, IsNonZero));
valueIsNonZero.link(this);
}
}
Jump branchDouble(DoubleCondition cond, FPRegisterID left, FPRegisterID right)
{
m_assembler.fcmp<64>(left, right);
return jumpAfterFloatingPointCompare(cond);
}
Jump branchFloat(DoubleCondition cond, FPRegisterID left, FPRegisterID right)
{
m_assembler.fcmp<32>(left, right);
return jumpAfterFloatingPointCompare(cond);
}
Jump branchDoubleNonZero(FPRegisterID reg, FPRegisterID)
{
m_assembler.fcmp_0<64>(reg);
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
Jump result = makeBranch(ARM64Assembler::ConditionNE);
unordered.link(this);
return result;
}
Jump branchDoubleZeroOrNaN(FPRegisterID reg, FPRegisterID)
{
m_assembler.fcmp_0<64>(reg);
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
Jump notEqual = makeBranch(ARM64Assembler::ConditionNE);
unordered.link(this);
// We get here if either unordered or equal.
Jump result = jump();
notEqual.link(this);
return result;
}
Jump branchTruncateDoubleToInt32(FPRegisterID src, RegisterID dest, BranchTruncateType branchType = BranchIfTruncateFailed)
{
// Truncate to a 64-bit integer in dataTempRegister, copy the low 32-bit to dest.
m_assembler.fcvtzs<64, 64>(getCachedDataTempRegisterIDAndInvalidate(), src);
zeroExtend32ToPtr(dataTempRegister, dest);
// Check the low 32-bits sign extend to be equal to the full value.
m_assembler.cmp<64>(dataTempRegister, dataTempRegister, ARM64Assembler::SXTW, 0);
return Jump(makeBranch(branchType == BranchIfTruncateSuccessful ? Equal : NotEqual));
}
void convertDoubleToFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fcvt<32, 64>(dest, src);
}
void convertFloatToDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fcvt<64, 32>(dest, src);
}
void convertInt32ToDouble(TrustedImm32 imm, FPRegisterID dest)
{
move(imm, getCachedDataTempRegisterIDAndInvalidate());
convertInt32ToDouble(dataTempRegister, dest);
}
void convertInt32ToDouble(RegisterID src, FPRegisterID dest)
{
m_assembler.scvtf<64, 32>(dest, src);
}
void convertInt32ToDouble(Address address, FPRegisterID dest)
{
load32(address, getCachedDataTempRegisterIDAndInvalidate());
convertInt32ToDouble(dataTempRegister, dest);
}
void convertInt32ToDouble(AbsoluteAddress address, FPRegisterID dest)
{
load32(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
convertInt32ToDouble(dataTempRegister, dest);
}
void convertInt32ToFloat(RegisterID src, FPRegisterID dest)
{
m_assembler.scvtf<32, 32>(dest, src);
}
void convertInt64ToDouble(RegisterID src, FPRegisterID dest)
{
m_assembler.scvtf<64, 64>(dest, src);
}
void convertInt64ToFloat(RegisterID src, FPRegisterID dest)
{
m_assembler.scvtf<32, 64>(dest, src);
}
void convertUInt64ToDouble(RegisterID src, FPRegisterID dest)
{
m_assembler.ucvtf<64, 64>(dest, src);
}
void convertUInt64ToFloat(RegisterID src, FPRegisterID dest)
{
m_assembler.ucvtf<32, 64>(dest, src);
}
void divDouble(FPRegisterID src, FPRegisterID dest)
{
divDouble(dest, src, dest);
}
void divDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fdiv<64>(dest, op1, op2);
}
void divFloat(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fdiv<32>(dest, op1, op2);
}
void loadDouble(ImplicitAddress address, FPRegisterID dest)
{
if (tryLoadWithOffset<64>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldr<64>(dest, address.base, memoryTempRegister);
}
void loadDouble(BaseIndex address, FPRegisterID dest)
{
if (!address.offset && (!address.scale || address.scale == 3)) {
m_assembler.ldr<64>(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldr<64>(dest, address.base, memoryTempRegister);
}
void loadDouble(TrustedImmPtr address, FPRegisterID dest)
{
moveToCachedReg(address, cachedMemoryTempRegister());
m_assembler.ldr<64>(dest, memoryTempRegister, ARM64Registers::zr);
}
void loadFloat(ImplicitAddress address, FPRegisterID dest)
{
if (tryLoadWithOffset<32>(dest, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.ldr<32>(dest, address.base, memoryTempRegister);
}
void loadFloat(BaseIndex address, FPRegisterID dest)
{
if (!address.offset && (!address.scale || address.scale == 2)) {
m_assembler.ldr<32>(dest, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.ldr<32>(dest, address.base, memoryTempRegister);
}
void moveDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fmov<64>(dest, src);
}
void moveZeroToDouble(FPRegisterID reg)
{
m_assembler.fmov<64>(reg, ARM64Registers::zr);
}
void moveDoubleTo64(FPRegisterID src, RegisterID dest)
{
m_assembler.fmov<64>(dest, src);
}
void moveFloatTo32(FPRegisterID src, RegisterID dest)
{
m_assembler.fmov<32>(dest, src);
}
void move64ToDouble(RegisterID src, FPRegisterID dest)
{
m_assembler.fmov<64>(dest, src);
}
void move32ToFloat(RegisterID src, FPRegisterID dest)
{
m_assembler.fmov<32>(dest, src);
}
void moveConditionallyDouble(DoubleCondition cond, FPRegisterID left, FPRegisterID right, RegisterID src, RegisterID dest)
{
m_assembler.fcmp<64>(left, right);
moveConditionallyAfterFloatingPointCompare<64>(cond, src, dest);
}
void moveConditionallyDouble(DoubleCondition cond, FPRegisterID left, FPRegisterID right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
m_assembler.fcmp<64>(left, right);
moveConditionallyAfterFloatingPointCompare<64>(cond, thenCase, elseCase, dest);
}
void moveConditionallyFloat(DoubleCondition cond, FPRegisterID left, FPRegisterID right, RegisterID src, RegisterID dest)
{
m_assembler.fcmp<32>(left, right);
moveConditionallyAfterFloatingPointCompare<64>(cond, src, dest);
}
void moveConditionallyFloat(DoubleCondition cond, FPRegisterID left, FPRegisterID right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
m_assembler.fcmp<32>(left, right);
moveConditionallyAfterFloatingPointCompare<64>(cond, thenCase, elseCase, dest);
}
template<int datasize>
void moveConditionallyAfterFloatingPointCompare(DoubleCondition cond, RegisterID src, RegisterID dest)
{
if (cond == DoubleNotEqual) {
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
m_assembler.csel<datasize>(dest, src, dest, ARM64Assembler::ConditionNE);
unordered.link(this);
return;
}
if (cond == DoubleEqualOrUnordered) {
// If the compare is unordered, src is copied to dest and the
// next csel has all arguments equal to src.
// If the compare is ordered, dest is unchanged and EQ decides
// what value to set.
m_assembler.csel<datasize>(dest, src, dest, ARM64Assembler::ConditionVS);
m_assembler.csel<datasize>(dest, src, dest, ARM64Assembler::ConditionEQ);
return;
}
m_assembler.csel<datasize>(dest, src, dest, ARM64Condition(cond));
}
template<int datasize>
void moveConditionallyAfterFloatingPointCompare(DoubleCondition cond, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
if (cond == DoubleNotEqual) {
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
m_assembler.csel<datasize>(dest, thenCase, elseCase, ARM64Assembler::ConditionNE);
unordered.link(this);
return;
}
if (cond == DoubleEqualOrUnordered) {
// If the compare is unordered, thenCase is copied to elseCase and the
// next csel has all arguments equal to thenCase.
// If the compare is ordered, dest is unchanged and EQ decides
// what value to set.
m_assembler.csel<datasize>(elseCase, thenCase, elseCase, ARM64Assembler::ConditionVS);
m_assembler.csel<datasize>(dest, thenCase, elseCase, ARM64Assembler::ConditionEQ);
return;
}
m_assembler.csel<datasize>(dest, thenCase, elseCase, ARM64Condition(cond));
}
template<int datasize>
void moveDoubleConditionallyAfterFloatingPointCompare(DoubleCondition cond, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
if (cond == DoubleNotEqual) {
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
m_assembler.fcsel<datasize>(dest, thenCase, elseCase, ARM64Assembler::ConditionNE);
unordered.link(this);
return;
}
if (cond == DoubleEqualOrUnordered) {
// If the compare is unordered, thenCase is copied to elseCase and the
// next csel has all arguments equal to thenCase.
// If the compare is ordered, dest is unchanged and EQ decides
// what value to set.
m_assembler.fcsel<datasize>(elseCase, thenCase, elseCase, ARM64Assembler::ConditionVS);
m_assembler.fcsel<datasize>(dest, thenCase, elseCase, ARM64Assembler::ConditionEQ);
return;
}
m_assembler.fcsel<datasize>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionallyDouble(DoubleCondition cond, FPRegisterID left, FPRegisterID right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
m_assembler.fcmp<64>(left, right);
moveDoubleConditionallyAfterFloatingPointCompare<64>(cond, thenCase, elseCase, dest);
}
void moveDoubleConditionallyFloat(DoubleCondition cond, FPRegisterID left, FPRegisterID right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
m_assembler.fcmp<32>(left, right);
moveDoubleConditionallyAfterFloatingPointCompare<64>(cond, thenCase, elseCase, dest);
}
void mulDouble(FPRegisterID src, FPRegisterID dest)
{
mulDouble(dest, src, dest);
}
void mulDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fmul<64>(dest, op1, op2);
}
void mulDouble(Address src, FPRegisterID dest)
{
loadDouble(src, fpTempRegister);
mulDouble(fpTempRegister, dest);
}
void mulFloat(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fmul<32>(dest, op1, op2);
}
void andDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.vand<64>(dest, op1, op2);
}
void andFloat(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
andDouble(op1, op2, dest);
}
void orDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.vorr<64>(dest, op1, op2);
}
void orFloat(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
orDouble(op1, op2, dest);
}
void negateDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fneg<64>(dest, src);
}
void negateFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fneg<32>(dest, src);
}
void sqrtDouble(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fsqrt<64>(dest, src);
}
void sqrtFloat(FPRegisterID src, FPRegisterID dest)
{
m_assembler.fsqrt<32>(dest, src);
}
void storeDouble(FPRegisterID src, ImplicitAddress address)
{
if (tryStoreWithOffset<64>(src, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.str<64>(src, address.base, memoryTempRegister);
}
void storeDouble(FPRegisterID src, TrustedImmPtr address)
{
moveToCachedReg(address, cachedMemoryTempRegister());
m_assembler.str<64>(src, memoryTempRegister, ARM64Registers::zr);
}
void storeDouble(FPRegisterID src, BaseIndex address)
{
if (!address.offset && (!address.scale || address.scale == 3)) {
m_assembler.str<64>(src, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.str<64>(src, address.base, memoryTempRegister);
}
void storeFloat(FPRegisterID src, ImplicitAddress address)
{
if (tryStoreWithOffset<32>(src, address.base, address.offset))
return;
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.str<32>(src, address.base, memoryTempRegister);
}
void storeFloat(FPRegisterID src, BaseIndex address)
{
if (!address.offset && (!address.scale || address.scale == 2)) {
m_assembler.str<32>(src, address.base, address.index, ARM64Assembler::UXTX, address.scale);
return;
}
signExtend32ToPtr(TrustedImm32(address.offset), getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<64>(memoryTempRegister, memoryTempRegister, address.index, ARM64Assembler::UXTX, address.scale);
m_assembler.str<32>(src, address.base, memoryTempRegister);
}
void subDouble(FPRegisterID src, FPRegisterID dest)
{
subDouble(dest, src, dest);
}
void subDouble(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fsub<64>(dest, op1, op2);
}
void subDouble(Address src, FPRegisterID dest)
{
loadDouble(src, fpTempRegister);
subDouble(fpTempRegister, dest);
}
void subFloat(FPRegisterID op1, FPRegisterID op2, FPRegisterID dest)
{
m_assembler.fsub<32>(dest, op1, op2);
}
// Result is undefined if the value is outside of the integer range.
void truncateDoubleToInt32(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzs<32, 64>(dest, src);
}
void truncateDoubleToUint32(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzu<32, 64>(dest, src);
}
void truncateDoubleToInt64(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzs<64, 64>(dest, src);
}
void truncateDoubleToUint64(FPRegisterID src, RegisterID dest, FPRegisterID, FPRegisterID)
{
truncateDoubleToUint64(src, dest);
}
void truncateDoubleToUint64(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzu<64, 64>(dest, src);
}
void truncateFloatToInt32(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzs<32, 32>(dest, src);
}
void truncateFloatToUint32(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzu<32, 32>(dest, src);
}
void truncateFloatToInt64(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzs<64, 32>(dest, src);
}
void truncateFloatToUint64(FPRegisterID src, RegisterID dest, FPRegisterID, FPRegisterID)
{
truncateFloatToUint64(src, dest);
}
void truncateFloatToUint64(FPRegisterID src, RegisterID dest)
{
m_assembler.fcvtzu<64, 32>(dest, src);
}
// Stack manipulation operations:
//
// The ABI is assumed to provide a stack abstraction to memory,
// containing machine word sized units of data. Push and pop
// operations add and remove a single register sized unit of data
// to or from the stack. These operations are not supported on
// ARM64. Peek and poke operations read or write values on the
// stack, without moving the current stack position. Additionally,
// there are popToRestore and pushToSave operations, which are
// designed just for quick-and-dirty saving and restoring of
// temporary values. These operations don't claim to have any
// ABI compatibility.
void pop(RegisterID) NO_RETURN_DUE_TO_CRASH
{
CRASH();
}
void push(RegisterID) NO_RETURN_DUE_TO_CRASH
{
CRASH();
}
void push(Address) NO_RETURN_DUE_TO_CRASH
{
CRASH();
}
void push(TrustedImm32) NO_RETURN_DUE_TO_CRASH
{
CRASH();
}
void popPair(RegisterID dest1, RegisterID dest2)
{
m_assembler.ldp<64>(dest1, dest2, ARM64Registers::sp, PairPostIndex(16));
}
void pushPair(RegisterID src1, RegisterID src2)
{
m_assembler.stp<64>(src1, src2, ARM64Registers::sp, PairPreIndex(-16));
}
void popToRestore(RegisterID dest)
{
m_assembler.ldr<64>(dest, ARM64Registers::sp, PostIndex(16));
}
void pushToSave(RegisterID src)
{
m_assembler.str<64>(src, ARM64Registers::sp, PreIndex(-16));
}
void pushToSaveImmediateWithoutTouchingRegisters(TrustedImm32 imm)
{
RegisterID reg = dataTempRegister;
pushPair(reg, reg);
move(imm, reg);
store64(reg, stackPointerRegister);
load64(Address(stackPointerRegister, 8), reg);
}
void pushToSave(Address address)
{
load32(address, getCachedDataTempRegisterIDAndInvalidate());
pushToSave(dataTempRegister);
}
void pushToSave(TrustedImm32 imm)
{
move(imm, getCachedDataTempRegisterIDAndInvalidate());
pushToSave(dataTempRegister);
}
void popToRestore(FPRegisterID dest)
{
loadDouble(stackPointerRegister, dest);
add64(TrustedImm32(16), stackPointerRegister);
}
void pushToSave(FPRegisterID src)
{
sub64(TrustedImm32(16), stackPointerRegister);
storeDouble(src, stackPointerRegister);
}
static ptrdiff_t pushToSaveByteOffset() { return 16; }
// Register move operations:
void move(RegisterID src, RegisterID dest)
{
if (src != dest)
m_assembler.mov<64>(dest, src);
}
void move(TrustedImm32 imm, RegisterID dest)
{
moveInternal<TrustedImm32, int32_t>(imm, dest);
}
void move(TrustedImmPtr imm, RegisterID dest)
{
moveInternal<TrustedImmPtr, intptr_t>(imm, dest);
}
void move(TrustedImm64 imm, RegisterID dest)
{
moveInternal<TrustedImm64, int64_t>(imm, dest);
}
void swap(RegisterID reg1, RegisterID reg2)
{
move(reg1, getCachedDataTempRegisterIDAndInvalidate());
move(reg2, reg1);
move(dataTempRegister, reg2);
}
void signExtend32ToPtr(TrustedImm32 imm, RegisterID dest)
{
move(TrustedImmPtr(reinterpret_cast<void*>(static_cast<intptr_t>(imm.m_value))), dest);
}
void signExtend32ToPtr(RegisterID src, RegisterID dest)
{
m_assembler.sxtw(dest, src);
}
void zeroExtend32ToPtr(RegisterID src, RegisterID dest)
{
m_assembler.uxtw(dest, src);
}
void moveConditionally32(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID src, RegisterID dest)
{
m_assembler.cmp<32>(left, right);
m_assembler.csel<32>(dest, src, dest, ARM64Condition(cond));
}
void moveConditionally32(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
m_assembler.cmp<32>(left, right);
m_assembler.csel<32>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveConditionally32(RelationalCondition cond, RegisterID left, TrustedImm32 right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond)) {
moveConditionallyTest32(*resultCondition, left, left, thenCase, elseCase, dest);
return;
}
}
if (isUInt12(right.m_value))
m_assembler.cmp<32>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<32>(left, UInt12(-right.m_value));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<32>(left, dataTempRegister);
}
m_assembler.csel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveConditionally64(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID src, RegisterID dest)
{
m_assembler.cmp<64>(left, right);
m_assembler.csel<64>(dest, src, dest, ARM64Condition(cond));
}
void moveConditionally64(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
m_assembler.cmp<64>(left, right);
m_assembler.csel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveConditionally64(RelationalCondition cond, RegisterID left, TrustedImm32 right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond)) {
moveConditionallyTest64(*resultCondition, left, left, thenCase, elseCase, dest);
return;
}
}
if (isUInt12(right.m_value))
m_assembler.cmp<64>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<64>(left, UInt12(-right.m_value));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<64>(left, dataTempRegister);
}
m_assembler.csel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveConditionallyTest32(ResultCondition cond, RegisterID testReg, RegisterID mask, RegisterID src, RegisterID dest)
{
m_assembler.tst<32>(testReg, mask);
m_assembler.csel<32>(dest, src, dest, ARM64Condition(cond));
}
void moveConditionallyTest32(ResultCondition cond, RegisterID left, RegisterID right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
m_assembler.tst<32>(left, right);
m_assembler.csel<32>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveConditionallyTest32(ResultCondition cond, RegisterID left, TrustedImm32 right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
test32(left, right);
m_assembler.csel<32>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveConditionallyTest64(ResultCondition cond, RegisterID testReg, RegisterID mask, RegisterID src, RegisterID dest)
{
m_assembler.tst<64>(testReg, mask);
m_assembler.csel<64>(dest, src, dest, ARM64Condition(cond));
}
void moveConditionallyTest64(ResultCondition cond, RegisterID left, RegisterID right, RegisterID thenCase, RegisterID elseCase, RegisterID dest)
{
m_assembler.tst<64>(left, right);
m_assembler.csel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionally32(RelationalCondition cond, RegisterID left, RegisterID right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
m_assembler.cmp<32>(left, right);
m_assembler.fcsel<32>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionally32(RelationalCondition cond, RegisterID left, TrustedImm32 right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond)) {
moveDoubleConditionallyTest32(*resultCondition, left, left, thenCase, elseCase, dest);
return;
}
}
if (isUInt12(right.m_value))
m_assembler.cmp<32>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<32>(left, UInt12(-right.m_value));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<32>(left, dataTempRegister);
}
m_assembler.fcsel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionally64(RelationalCondition cond, RegisterID left, RegisterID right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
m_assembler.cmp<64>(left, right);
m_assembler.fcsel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionally64(RelationalCondition cond, RegisterID left, TrustedImm32 right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond)) {
moveDoubleConditionallyTest64(*resultCondition, left, left, thenCase, elseCase, dest);
return;
}
}
if (isUInt12(right.m_value))
m_assembler.cmp<64>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<64>(left, UInt12(-right.m_value));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<64>(left, dataTempRegister);
}
m_assembler.fcsel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionallyTest32(ResultCondition cond, RegisterID left, RegisterID right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
m_assembler.tst<32>(left, right);
m_assembler.fcsel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionallyTest32(ResultCondition cond, RegisterID left, TrustedImm32 right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
test32(left, right);
m_assembler.fcsel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
void moveDoubleConditionallyTest64(ResultCondition cond, RegisterID left, RegisterID right, FPRegisterID thenCase, FPRegisterID elseCase, FPRegisterID dest)
{
m_assembler.tst<64>(left, right);
m_assembler.fcsel<64>(dest, thenCase, elseCase, ARM64Condition(cond));
}
// Forwards / external control flow operations:
//
// This set of jump and conditional branch operations return a Jump
// object which may linked at a later point, allow forwards jump,
// or jumps that will require external linkage (after the code has been
// relocated).
//
// For branches, signed <, >, <= and >= are denoted as l, g, le, and ge
// respecitvely, for unsigned comparisons the names b, a, be, and ae are
// used (representing the names 'below' and 'above').
//
// Operands to the comparision are provided in the expected order, e.g.
// jle32(reg1, TrustedImm32(5)) will branch if the value held in reg1, when
// treated as a signed 32bit value, is less than or equal to 5.
//
// jz and jnz test whether the first operand is equal to zero, and take
// an optional second operand of a mask under which to perform the test.
Jump branch32(RelationalCondition cond, RegisterID left, RegisterID right)
{
m_assembler.cmp<32>(left, right);
return Jump(makeBranch(cond));
}
Jump branch32(RelationalCondition cond, RegisterID left, TrustedImm32 right)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond))
return branchTest32(*resultCondition, left, left);
}
if (isUInt12(right.m_value))
m_assembler.cmp<32>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<32>(left, UInt12(-right.m_value));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<32>(left, dataTempRegister);
}
return Jump(makeBranch(cond));
}
Jump branch32(RelationalCondition cond, RegisterID left, Address right)
{
load32(right, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, left, memoryTempRegister);
}
Jump branch32(RelationalCondition cond, Address left, RegisterID right)
{
load32(left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right);
}
Jump branch32(RelationalCondition cond, Address left, TrustedImm32 right)
{
load32(left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right);
}
Jump branch32(RelationalCondition cond, BaseIndex left, TrustedImm32 right)
{
load32(left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right);
}
Jump branch32(RelationalCondition cond, AbsoluteAddress left, RegisterID right)
{
load32(left.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
return branch32(cond, dataTempRegister, right);
}
Jump branch32(RelationalCondition cond, AbsoluteAddress left, TrustedImm32 right)
{
load32(left.m_ptr, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right);
}
Jump branch64(RelationalCondition cond, RegisterID left, RegisterID right)
{
if (right == ARM64Registers::sp) {
if (cond == Equal && left != ARM64Registers::sp) {
// CMP can only use SP for the left argument, since we are testing for equality, the order
// does not matter here.
std::swap(left, right);
} else {
move(right, getCachedDataTempRegisterIDAndInvalidate());
right = dataTempRegister;
}
}
m_assembler.cmp<64>(left, right);
return Jump(makeBranch(cond));
}
Jump branch64(RelationalCondition cond, RegisterID left, TrustedImm32 right)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond))
return branchTest64(*resultCondition, left, left);
}
if (isUInt12(right.m_value))
m_assembler.cmp<64>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<64>(left, UInt12(-right.m_value));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<64>(left, dataTempRegister);
}
return Jump(makeBranch(cond));
}
Jump branch64(RelationalCondition cond, RegisterID left, TrustedImm64 right)
{
intptr_t immediate = right.m_value;
if (!immediate) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond))
return branchTest64(*resultCondition, left, left);
}
if (isUInt12(immediate))
m_assembler.cmp<64>(left, UInt12(static_cast<int32_t>(immediate)));
else if (isUInt12(-immediate))
m_assembler.cmn<64>(left, UInt12(static_cast<int32_t>(-immediate)));
else {
moveToCachedReg(right, dataMemoryTempRegister());
m_assembler.cmp<64>(left, dataTempRegister);
}
return Jump(makeBranch(cond));
}
Jump branch64(RelationalCondition cond, RegisterID left, Address right)
{
load64(right, getCachedMemoryTempRegisterIDAndInvalidate());
return branch64(cond, left, memoryTempRegister);
}
Jump branch64(RelationalCondition cond, AbsoluteAddress left, RegisterID right)
{
load64(left.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
return branch64(cond, dataTempRegister, right);
}
Jump branch64(RelationalCondition cond, Address left, RegisterID right)
{
load64(left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch64(cond, memoryTempRegister, right);
}
Jump branch64(RelationalCondition cond, Address left, TrustedImm64 right)
{
load64(left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch64(cond, memoryTempRegister, right);
}
Jump branchPtr(RelationalCondition cond, BaseIndex left, RegisterID right)
{
load64(left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch64(cond, memoryTempRegister, right);
}
Jump branch8(RelationalCondition cond, Address left, TrustedImm32 right)
{
TrustedImm32 right8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, right);
MacroAssemblerHelpers::load8OnCondition(*this, cond, left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right8);
}
Jump branch8(RelationalCondition cond, BaseIndex left, TrustedImm32 right)
{
TrustedImm32 right8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, right);
MacroAssemblerHelpers::load8OnCondition(*this, cond, left, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right8);
}
Jump branch8(RelationalCondition cond, AbsoluteAddress left, TrustedImm32 right)
{
TrustedImm32 right8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, right);
MacroAssemblerHelpers::load8OnCondition(*this, cond, left.m_ptr, getCachedMemoryTempRegisterIDAndInvalidate());
return branch32(cond, memoryTempRegister, right8);
}
Jump branchTest32(ResultCondition cond, RegisterID reg, RegisterID mask)
{
if (reg == mask && (cond == Zero || cond == NonZero))
return Jump(makeCompareAndBranch<32>(static_cast<ZeroCondition>(cond), reg));
m_assembler.tst<32>(reg, mask);
return Jump(makeBranch(cond));
}
void test32(RegisterID reg, TrustedImm32 mask = TrustedImm32(-1))
{
if (mask.m_value == -1)
m_assembler.tst<32>(reg, reg);
else {
LogicalImmediate logicalImm = LogicalImmediate::create32(mask.m_value);
if (logicalImm.isValid())
m_assembler.tst<32>(reg, logicalImm);
else {
move(mask, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.tst<32>(reg, dataTempRegister);
}
}
}
Jump branch(ResultCondition cond)
{
return Jump(makeBranch(cond));
}
Jump branchTest32(ResultCondition cond, RegisterID reg, TrustedImm32 mask = TrustedImm32(-1))
{
if (mask.m_value == -1) {
if ((cond == Zero) || (cond == NonZero))
return Jump(makeCompareAndBranch<32>(static_cast<ZeroCondition>(cond), reg));
m_assembler.tst<32>(reg, reg);
} else if (hasOneBitSet(mask.m_value) && ((cond == Zero) || (cond == NonZero)))
return Jump(makeTestBitAndBranch(reg, getLSBSet(mask.m_value), static_cast<ZeroCondition>(cond)));
else {
LogicalImmediate logicalImm = LogicalImmediate::create32(mask.m_value);
if (logicalImm.isValid()) {
m_assembler.tst<32>(reg, logicalImm);
return Jump(makeBranch(cond));
}
move(mask, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.tst<32>(reg, dataTempRegister);
}
return Jump(makeBranch(cond));
}
Jump branchTest32(ResultCondition cond, Address address, TrustedImm32 mask = TrustedImm32(-1))
{
load32(address, getCachedMemoryTempRegisterIDAndInvalidate());
return branchTest32(cond, memoryTempRegister, mask);
}
Jump branchTest32(ResultCondition cond, BaseIndex address, TrustedImm32 mask = TrustedImm32(-1))
{
load32(address, getCachedMemoryTempRegisterIDAndInvalidate());
return branchTest32(cond, memoryTempRegister, mask);
}
Jump branchTest64(ResultCondition cond, RegisterID reg, RegisterID mask)
{
if (reg == mask && (cond == Zero || cond == NonZero))
return Jump(makeCompareAndBranch<64>(static_cast<ZeroCondition>(cond), reg));
m_assembler.tst<64>(reg, mask);
return Jump(makeBranch(cond));
}
Jump branchTest64(ResultCondition cond, RegisterID reg, TrustedImm32 mask = TrustedImm32(-1))
{
if (mask.m_value == -1) {
if ((cond == Zero) || (cond == NonZero))
return Jump(makeCompareAndBranch<64>(static_cast<ZeroCondition>(cond), reg));
m_assembler.tst<64>(reg, reg);
} else if (hasOneBitSet(mask.m_value) && ((cond == Zero) || (cond == NonZero)))
return Jump(makeTestBitAndBranch(reg, getLSBSet(mask.m_value), static_cast<ZeroCondition>(cond)));
else {
LogicalImmediate logicalImm = LogicalImmediate::create64(mask.m_value);
if (logicalImm.isValid()) {
m_assembler.tst<64>(reg, logicalImm);
return Jump(makeBranch(cond));
}
signExtend32ToPtr(mask, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.tst<64>(reg, dataTempRegister);
}
return Jump(makeBranch(cond));
}
Jump branchTest64(ResultCondition cond, RegisterID reg, TrustedImm64 mask)
{
if (mask.m_value == -1) {
if ((cond == Zero) || (cond == NonZero))
return Jump(makeCompareAndBranch<64>(static_cast<ZeroCondition>(cond), reg));
m_assembler.tst<64>(reg, reg);
} else if (hasOneBitSet(mask.m_value) && ((cond == Zero) || (cond == NonZero)))
return Jump(makeTestBitAndBranch(reg, getLSBSet(mask.m_value), static_cast<ZeroCondition>(cond)));
else {
LogicalImmediate logicalImm = LogicalImmediate::create64(mask.m_value);
if (logicalImm.isValid()) {
m_assembler.tst<64>(reg, logicalImm);
return Jump(makeBranch(cond));
}
move(mask, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.tst<64>(reg, dataTempRegister);
}
return Jump(makeBranch(cond));
}
Jump branchTest64(ResultCondition cond, Address address, RegisterID mask)
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
return branchTest64(cond, dataTempRegister, mask);
}
Jump branchTest64(ResultCondition cond, Address address, TrustedImm32 mask = TrustedImm32(-1))
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
return branchTest64(cond, dataTempRegister, mask);
}
Jump branchTest64(ResultCondition cond, BaseIndex address, TrustedImm32 mask = TrustedImm32(-1))
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
return branchTest64(cond, dataTempRegister, mask);
}
Jump branchTest64(ResultCondition cond, AbsoluteAddress address, TrustedImm32 mask = TrustedImm32(-1))
{
load64(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
return branchTest64(cond, dataTempRegister, mask);
}
Jump branchTest8(ResultCondition cond, Address address, TrustedImm32 mask = TrustedImm32(-1))
{
TrustedImm32 mask8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, mask);
MacroAssemblerHelpers::load8OnCondition(*this, cond, address, getCachedDataTempRegisterIDAndInvalidate());
return branchTest32(cond, dataTempRegister, mask8);
}
Jump branchTest8(ResultCondition cond, AbsoluteAddress address, TrustedImm32 mask = TrustedImm32(-1))
{
TrustedImm32 mask8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, mask);
MacroAssemblerHelpers::load8OnCondition(*this, cond, address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
return branchTest32(cond, dataTempRegister, mask8);
}
Jump branchTest8(ResultCondition cond, ExtendedAddress address, TrustedImm32 mask = TrustedImm32(-1))
{
TrustedImm32 mask8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, mask);
move(TrustedImmPtr(reinterpret_cast<void*>(address.offset)), getCachedDataTempRegisterIDAndInvalidate());
if (MacroAssemblerHelpers::isUnsigned<MacroAssemblerARM64>(cond))
m_assembler.ldrb(dataTempRegister, address.base, dataTempRegister);
else
m_assembler.ldrsb<32>(dataTempRegister, address.base, dataTempRegister);
return branchTest32(cond, dataTempRegister, mask8);
}
Jump branchTest8(ResultCondition cond, BaseIndex address, TrustedImm32 mask = TrustedImm32(-1))
{
TrustedImm32 mask8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, mask);
MacroAssemblerHelpers::load8OnCondition(*this, cond, address, getCachedDataTempRegisterIDAndInvalidate());
return branchTest32(cond, dataTempRegister, mask8);
}
Jump branch32WithUnalignedHalfWords(RelationalCondition cond, BaseIndex left, TrustedImm32 right)
{
return branch32(cond, left, right);
}
// Arithmetic control flow operations:
//
// This set of conditional branch operations branch based
// on the result of an arithmetic operation. The operation
// is performed as normal, storing the result.
//
// * jz operations branch if the result is zero.
// * jo operations branch if the (signed) arithmetic
// operation caused an overflow to occur.
Jump branchAdd32(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.add<32, S>(dest, op1, op2);
return Jump(makeBranch(cond));
}
Jump branchAdd32(ResultCondition cond, RegisterID op1, TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.add<32, S>(dest, op1, UInt12(imm.m_value));
return Jump(makeBranch(cond));
}
if (isUInt12(-imm.m_value)) {
m_assembler.sub<32, S>(dest, op1, UInt12(-imm.m_value));
return Jump(makeBranch(cond));
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
return branchAdd32(cond, op1, dataTempRegister, dest);
}
Jump branchAdd32(ResultCondition cond, Address src, RegisterID dest)
{
load32(src, getCachedDataTempRegisterIDAndInvalidate());
return branchAdd32(cond, dest, dataTempRegister, dest);
}
Jump branchAdd32(ResultCondition cond, RegisterID src, RegisterID dest)
{
return branchAdd32(cond, dest, src, dest);
}
Jump branchAdd32(ResultCondition cond, TrustedImm32 imm, RegisterID dest)
{
return branchAdd32(cond, dest, imm, dest);
}
Jump branchAdd32(ResultCondition cond, TrustedImm32 imm, AbsoluteAddress address)
{
load32(address.m_ptr, getCachedDataTempRegisterIDAndInvalidate());
if (isUInt12(imm.m_value)) {
m_assembler.add<32, S>(dataTempRegister, dataTempRegister, UInt12(imm.m_value));
store32(dataTempRegister, address.m_ptr);
} else if (isUInt12(-imm.m_value)) {
m_assembler.sub<32, S>(dataTempRegister, dataTempRegister, UInt12(-imm.m_value));
store32(dataTempRegister, address.m_ptr);
} else {
move(imm, getCachedMemoryTempRegisterIDAndInvalidate());
m_assembler.add<32, S>(dataTempRegister, dataTempRegister, memoryTempRegister);
store32(dataTempRegister, address.m_ptr);
}
return Jump(makeBranch(cond));
}
Jump branchAdd64(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.add<64, S>(dest, op1, op2);
return Jump(makeBranch(cond));
}
Jump branchAdd64(ResultCondition cond, RegisterID op1, TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.add<64, S>(dest, op1, UInt12(imm.m_value));
return Jump(makeBranch(cond));
}
if (isUInt12(-imm.m_value)) {
m_assembler.sub<64, S>(dest, op1, UInt12(-imm.m_value));
return Jump(makeBranch(cond));
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
return branchAdd64(cond, op1, dataTempRegister, dest);
}
Jump branchAdd64(ResultCondition cond, RegisterID src, RegisterID dest)
{
return branchAdd64(cond, dest, src, dest);
}
Jump branchAdd64(ResultCondition cond, TrustedImm32 imm, RegisterID dest)
{
return branchAdd64(cond, dest, imm, dest);
}
Jump branchAdd64(RelationalCondition cond, TrustedImm32 imm, RegisterID dest)
{
ASSERT(isUInt12(imm.m_value));
m_assembler.add<64, S>(dest, dest, UInt12(imm.m_value));
return Jump(makeBranch(cond));
}
Jump branchMul32(ResultCondition cond, RegisterID src1, RegisterID src2, RegisterID scratch1, RegisterID scratch2, RegisterID dest)
{
ASSERT(cond != Signed);
if (cond != Overflow) {
m_assembler.mul<32>(dest, src1, src2);
return branchTest32(cond, dest);
}
// This is a signed multiple of two 32-bit values, producing a 64-bit result.
m_assembler.smull(dest, src1, src2);
// Copy bits 63..32 of the result to bits 31..0 of scratch1.
m_assembler.asr<64>(scratch1, dest, 32);
// Splat bit 31 of the result to bits 31..0 of scratch2.
m_assembler.asr<32>(scratch2, dest, 31);
// After a mul32 the top 32 bits of the register should be clear.
zeroExtend32ToPtr(dest, dest);
// Check that bits 31..63 of the original result were all equal.
return branch32(NotEqual, scratch2, scratch1);
}
Jump branchMul32(ResultCondition cond, RegisterID src1, RegisterID src2, RegisterID dest)
{
return branchMul32(cond, src1, src2, getCachedDataTempRegisterIDAndInvalidate(), getCachedMemoryTempRegisterIDAndInvalidate(), dest);
}
Jump branchMul32(ResultCondition cond, RegisterID src, RegisterID dest)
{
return branchMul32(cond, dest, src, dest);
}
Jump branchMul32(ResultCondition cond, RegisterID src, TrustedImm32 imm, RegisterID dest)
{
move(imm, getCachedDataTempRegisterIDAndInvalidate());
return branchMul32(cond, dataTempRegister, src, dest);
}
Jump branchMul64(ResultCondition cond, RegisterID src1, RegisterID src2, RegisterID scratch1, RegisterID scratch2, RegisterID dest)
{
ASSERT(cond != Signed);
// This is a signed multiple of two 64-bit values, producing a 64-bit result.
m_assembler.mul<64>(dest, src1, src2);
if (cond != Overflow)
return branchTest64(cond, dest);
// Compute bits 127..64 of the result into scratch1.
m_assembler.smulh(scratch1, src1, src2);
// Splat bit 63 of the result to bits 63..0 of scratch2.
m_assembler.asr<64>(scratch2, dest, 63);
// Check that bits 31..63 of the original result were all equal.
return branch64(NotEqual, scratch2, scratch1);
}
Jump branchMul64(ResultCondition cond, RegisterID src1, RegisterID src2, RegisterID dest)
{
return branchMul64(cond, src1, src2, getCachedDataTempRegisterIDAndInvalidate(), getCachedMemoryTempRegisterIDAndInvalidate(), dest);
}
Jump branchMul64(ResultCondition cond, RegisterID src, RegisterID dest)
{
return branchMul64(cond, dest, src, dest);
}
Jump branchNeg32(ResultCondition cond, RegisterID dest)
{
m_assembler.neg<32, S>(dest, dest);
return Jump(makeBranch(cond));
}
Jump branchNeg64(ResultCondition cond, RegisterID srcDest)
{
m_assembler.neg<64, S>(srcDest, srcDest);
return Jump(makeBranch(cond));
}
Jump branchSub32(ResultCondition cond, RegisterID dest)
{
m_assembler.neg<32, S>(dest, dest);
return Jump(makeBranch(cond));
}
Jump branchSub32(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.sub<32, S>(dest, op1, op2);
return Jump(makeBranch(cond));
}
Jump branchSub32(ResultCondition cond, RegisterID op1, TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.sub<32, S>(dest, op1, UInt12(imm.m_value));
return Jump(makeBranch(cond));
}
if (isUInt12(-imm.m_value)) {
m_assembler.add<32, S>(dest, op1, UInt12(-imm.m_value));
return Jump(makeBranch(cond));
}
signExtend32ToPtr(imm, getCachedDataTempRegisterIDAndInvalidate());
return branchSub32(cond, op1, dataTempRegister, dest);
}
Jump branchSub32(ResultCondition cond, RegisterID src, RegisterID dest)
{
return branchSub32(cond, dest, src, dest);
}
Jump branchSub32(ResultCondition cond, TrustedImm32 imm, RegisterID dest)
{
return branchSub32(cond, dest, imm, dest);
}
Jump branchSub64(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.sub<64, S>(dest, op1, op2);
return Jump(makeBranch(cond));
}
Jump branchSub64(ResultCondition cond, RegisterID op1, TrustedImm32 imm, RegisterID dest)
{
if (isUInt12(imm.m_value)) {
m_assembler.sub<64, S>(dest, op1, UInt12(imm.m_value));
return Jump(makeBranch(cond));
}
if (isUInt12(-imm.m_value)) {
m_assembler.add<64, S>(dest, op1, UInt12(-imm.m_value));
return Jump(makeBranch(cond));
}
move(imm, getCachedDataTempRegisterIDAndInvalidate());
return branchSub64(cond, op1, dataTempRegister, dest);
}
Jump branchSub64(ResultCondition cond, RegisterID src, RegisterID dest)
{
return branchSub64(cond, dest, src, dest);
}
Jump branchSub64(ResultCondition cond, TrustedImm32 imm, RegisterID dest)
{
return branchSub64(cond, dest, imm, dest);
}
Jump branchSub64(RelationalCondition cond, TrustedImm32 imm, RegisterID dest)
{
ASSERT(isUInt12(imm.m_value));
m_assembler.sub<64, S>(dest, dest, UInt12(imm.m_value));
return Jump(makeBranch(cond));
}
// Jumps, calls, returns
ALWAYS_INLINE Call call()
{
AssemblerLabel pointerLabel = m_assembler.label();
moveWithFixedWidth(TrustedImmPtr(0), getCachedDataTempRegisterIDAndInvalidate());
invalidateAllTempRegisters();
m_assembler.blr(dataTempRegister);
AssemblerLabel callLabel = m_assembler.label();
ASSERT_UNUSED(pointerLabel, ARM64Assembler::getDifferenceBetweenLabels(callLabel, pointerLabel) == REPATCH_OFFSET_CALL_TO_POINTER);
return Call(callLabel, Call::Linkable);
}
ALWAYS_INLINE Call call(RegisterID target)
{
invalidateAllTempRegisters();
m_assembler.blr(target);
return Call(m_assembler.label(), Call::None);
}
ALWAYS_INLINE Call call(Address address)
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
return call(dataTempRegister);
}
ALWAYS_INLINE Jump jump()
{
AssemblerLabel label = m_assembler.label();
m_assembler.b();
return Jump(label, m_makeJumpPatchable ? ARM64Assembler::JumpNoConditionFixedSize : ARM64Assembler::JumpNoCondition);
}
void jump(RegisterID target)
{
m_assembler.br(target);
}
void jump(Address address)
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.br(dataTempRegister);
}
void jump(BaseIndex address)
{
load64(address, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.br(dataTempRegister);
}
void jump(AbsoluteAddress address)
{
move(TrustedImmPtr(address.m_ptr), getCachedDataTempRegisterIDAndInvalidate());
load64(Address(dataTempRegister), dataTempRegister);
m_assembler.br(dataTempRegister);
}
ALWAYS_INLINE Call makeTailRecursiveCall(Jump oldJump)
{
oldJump.link(this);
return tailRecursiveCall();
}
ALWAYS_INLINE Call nearCall()
{
m_assembler.bl();
return Call(m_assembler.label(), Call::LinkableNear);
}
ALWAYS_INLINE Call nearTailCall()
{
AssemblerLabel label = m_assembler.label();
m_assembler.b();
return Call(label, Call::LinkableNearTail);
}
ALWAYS_INLINE void ret()
{
m_assembler.ret();
}
ALWAYS_INLINE Call tailRecursiveCall()
{
// Like a normal call, but don't link.
AssemblerLabel pointerLabel = m_assembler.label();
moveWithFixedWidth(TrustedImmPtr(0), getCachedDataTempRegisterIDAndInvalidate());
m_assembler.br(dataTempRegister);
AssemblerLabel callLabel = m_assembler.label();
ASSERT_UNUSED(pointerLabel, ARM64Assembler::getDifferenceBetweenLabels(callLabel, pointerLabel) == REPATCH_OFFSET_CALL_TO_POINTER);
return Call(callLabel, Call::Linkable);
}
// Comparisons operations
void compare32(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID dest)
{
m_assembler.cmp<32>(left, right);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void compare32(RelationalCondition cond, Address left, RegisterID right, RegisterID dest)
{
load32(left, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.cmp<32>(dataTempRegister, right);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void compare32(RelationalCondition cond, RegisterID left, TrustedImm32 right, RegisterID dest)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond)) {
test32(*resultCondition, left, left, dest);
return;
}
}
if (isUInt12(right.m_value))
m_assembler.cmp<32>(left, UInt12(right.m_value));
else if (isUInt12(-right.m_value))
m_assembler.cmn<32>(left, UInt12(-right.m_value));
else {
move(right, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.cmp<32>(left, dataTempRegister);
}
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void compare64(RelationalCondition cond, RegisterID left, RegisterID right, RegisterID dest)
{
m_assembler.cmp<64>(left, right);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void compare64(RelationalCondition cond, RegisterID left, TrustedImm32 right, RegisterID dest)
{
if (!right.m_value) {
if (auto resultCondition = commuteCompareToZeroIntoTest(cond)) {
test64(*resultCondition, left, left, dest);
return;
}
}
signExtend32ToPtr(right, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.cmp<64>(left, dataTempRegister);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void compare8(RelationalCondition cond, Address left, TrustedImm32 right, RegisterID dest)
{
TrustedImm32 right8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, right);
MacroAssemblerHelpers::load8OnCondition(*this, cond, left, getCachedMemoryTempRegisterIDAndInvalidate());
move(right8, getCachedDataTempRegisterIDAndInvalidate());
compare32(cond, memoryTempRegister, dataTempRegister, dest);
}
void test32(ResultCondition cond, RegisterID src, RegisterID mask, RegisterID dest)
{
m_assembler.tst<32>(src, mask);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void test32(ResultCondition cond, RegisterID src, TrustedImm32 mask, RegisterID dest)
{
test32(src, mask);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void test32(ResultCondition cond, Address address, TrustedImm32 mask, RegisterID dest)
{
load32(address, getCachedMemoryTempRegisterIDAndInvalidate());
test32(cond, memoryTempRegister, mask, dest);
}
void test8(ResultCondition cond, Address address, TrustedImm32 mask, RegisterID dest)
{
TrustedImm32 mask8 = MacroAssemblerHelpers::mask8OnCondition(*this, cond, mask);
MacroAssemblerHelpers::load8OnCondition(*this, cond, address, getCachedMemoryTempRegisterIDAndInvalidate());
test32(cond, memoryTempRegister, mask8, dest);
}
void test64(ResultCondition cond, RegisterID op1, RegisterID op2, RegisterID dest)
{
m_assembler.tst<64>(op1, op2);
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void test64(ResultCondition cond, RegisterID src, TrustedImm32 mask, RegisterID dest)
{
if (mask.m_value == -1)
m_assembler.tst<64>(src, src);
else {
signExtend32ToPtr(mask, getCachedDataTempRegisterIDAndInvalidate());
m_assembler.tst<64>(src, dataTempRegister);
}
m_assembler.cset<32>(dest, ARM64Condition(cond));
}
void setCarry(RegisterID dest)
{
m_assembler.cset<32>(dest, ARM64Assembler::ConditionCS);
}
// Patchable operations
ALWAYS_INLINE DataLabel32 moveWithPatch(TrustedImm32 imm, RegisterID dest)
{
DataLabel32 label(this);
moveWithFixedWidth(imm, dest);
return label;
}
ALWAYS_INLINE DataLabelPtr moveWithPatch(TrustedImmPtr imm, RegisterID dest)
{
DataLabelPtr label(this);
moveWithFixedWidth(imm, dest);
return label;
}
ALWAYS_INLINE Jump branchPtrWithPatch(RelationalCondition cond, RegisterID left, DataLabelPtr& dataLabel, TrustedImmPtr initialRightValue = TrustedImmPtr(0))
{
dataLabel = DataLabelPtr(this);
moveWithPatch(initialRightValue, getCachedDataTempRegisterIDAndInvalidate());
return branch64(cond, left, dataTempRegister);
}
ALWAYS_INLINE Jump branchPtrWithPatch(RelationalCondition cond, Address left, DataLabelPtr& dataLabel, TrustedImmPtr initialRightValue = TrustedImmPtr(0))
{
dataLabel = DataLabelPtr(this);
moveWithPatch(initialRightValue, getCachedDataTempRegisterIDAndInvalidate());
return branch64(cond, left, dataTempRegister);
}
ALWAYS_INLINE Jump branch32WithPatch(RelationalCondition cond, Address left, DataLabel32& dataLabel, TrustedImm32 initialRightValue = TrustedImm32(0))
{
dataLabel = DataLabel32(this);
moveWithPatch(initialRightValue, getCachedDataTempRegisterIDAndInvalidate());
return branch32(cond, left, dataTempRegister);
}
PatchableJump patchableBranchPtr(RelationalCondition cond, Address left, TrustedImmPtr right)
{
m_makeJumpPatchable = true;
Jump result = branch64(cond, left, TrustedImm64(right));
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranchTest32(ResultCondition cond, RegisterID reg, TrustedImm32 mask = TrustedImm32(-1))
{
m_makeJumpPatchable = true;
Jump result = branchTest32(cond, reg, mask);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranch32(RelationalCondition cond, RegisterID reg, TrustedImm32 imm)
{
m_makeJumpPatchable = true;
Jump result = branch32(cond, reg, imm);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranch32(RelationalCondition cond, Address left, TrustedImm32 imm)
{
m_makeJumpPatchable = true;
Jump result = branch32(cond, left, imm);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranch64(RelationalCondition cond, RegisterID reg, TrustedImm64 imm)
{
m_makeJumpPatchable = true;
Jump result = branch64(cond, reg, imm);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranch64(RelationalCondition cond, RegisterID left, RegisterID right)
{
m_makeJumpPatchable = true;
Jump result = branch64(cond, left, right);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranchPtrWithPatch(RelationalCondition cond, Address left, DataLabelPtr& dataLabel, TrustedImmPtr initialRightValue = TrustedImmPtr(0))
{
m_makeJumpPatchable = true;
Jump result = branchPtrWithPatch(cond, left, dataLabel, initialRightValue);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableBranch32WithPatch(RelationalCondition cond, Address left, DataLabel32& dataLabel, TrustedImm32 initialRightValue = TrustedImm32(0))
{
m_makeJumpPatchable = true;
Jump result = branch32WithPatch(cond, left, dataLabel, initialRightValue);
m_makeJumpPatchable = false;
return PatchableJump(result);
}
PatchableJump patchableJump()
{
m_makeJumpPatchable = true;
Jump result = jump();
m_makeJumpPatchable = false;
return PatchableJump(result);
}
ALWAYS_INLINE DataLabelPtr storePtrWithPatch(TrustedImmPtr initialValue, ImplicitAddress address)
{
DataLabelPtr label(this);
moveWithFixedWidth(initialValue, getCachedDataTempRegisterIDAndInvalidate());
store64(dataTempRegister, address);
return label;
}
ALWAYS_INLINE DataLabelPtr storePtrWithPatch(ImplicitAddress address)
{
return storePtrWithPatch(TrustedImmPtr(0), address);
}
static void reemitInitialMoveWithPatch(void* address, void* value)
{
ARM64Assembler::setPointer(static_cast<int*>(address), value, dataTempRegister, true);
}
// Miscellaneous operations:
void breakpoint(uint16_t imm = 0)
{
m_assembler.brk(imm);
}
void nop()
{
m_assembler.nop();
}
// We take memoryFence to mean acqrel. This has acqrel semantics on ARM64.
void memoryFence()
{
m_assembler.dmbISH();
}
// We take this to mean that it prevents motion of normal stores. That's a store fence on ARM64 (hence the "ST").
void storeFence()
{
m_assembler.dmbISHST();
}
// We take this to mean that it prevents motion of normal loads. Ideally we'd have expressed this
// using dependencies or half fences, but there are cases where this is as good as it gets. The only
// way to get a standalone load fence instruction on ARM is to use the ISH fence, which is just like
// the memoryFence().
void loadFence()
{
m_assembler.dmbISH();
}
// Misc helper functions.
// Invert a relational condition, e.g. == becomes !=, < becomes >=, etc.
static RelationalCondition invert(RelationalCondition cond)
{
return static_cast<RelationalCondition>(ARM64Assembler::invert(static_cast<ARM64Assembler::Condition>(cond)));
}
static std::optional<ResultCondition> commuteCompareToZeroIntoTest(RelationalCondition cond)
{
switch (cond) {
case Equal:
return Zero;
case NotEqual:
return NonZero;
case LessThan:
return Signed;
case GreaterThanOrEqual:
return PositiveOrZero;
break;
default:
return std::nullopt;
}
}
static FunctionPtr readCallTarget(CodeLocationCall call)
{
return FunctionPtr(reinterpret_cast<void(*)()>(ARM64Assembler::readCallTarget(call.dataLocation())));
}
static void replaceWithJump(CodeLocationLabel instructionStart, CodeLocationLabel destination)
{
ARM64Assembler::replaceWithJump(instructionStart.dataLocation(), destination.dataLocation());
}
static ptrdiff_t maxJumpReplacementSize()
{
return ARM64Assembler::maxJumpReplacementSize();
}
static ptrdiff_t patchableJumpSize()
{
return ARM64Assembler::patchableJumpSize();
}
RegisterID scratchRegisterForBlinding()
{
// We *do not* have a scratch register for blinding.
RELEASE_ASSERT_NOT_REACHED();
return getCachedDataTempRegisterIDAndInvalidate();
}
static bool canJumpReplacePatchableBranchPtrWithPatch() { return false; }
static bool canJumpReplacePatchableBranch32WithPatch() { return false; }
static CodeLocationLabel startOfBranchPtrWithPatchOnRegister(CodeLocationDataLabelPtr label)
{
return label.labelAtOffset(0);
}
static CodeLocationLabel startOfPatchableBranchPtrWithPatchOnAddress(CodeLocationDataLabelPtr)
{
UNREACHABLE_FOR_PLATFORM();
return CodeLocationLabel();
}
static CodeLocationLabel startOfPatchableBranch32WithPatchOnAddress(CodeLocationDataLabel32)
{
UNREACHABLE_FOR_PLATFORM();
return CodeLocationLabel();
}
static void revertJumpReplacementToBranchPtrWithPatch(CodeLocationLabel instructionStart, RegisterID, void* initialValue)
{
reemitInitialMoveWithPatch(instructionStart.dataLocation(), initialValue);
}
static void revertJumpReplacementToPatchableBranchPtrWithPatch(CodeLocationLabel, Address, void*)
{
UNREACHABLE_FOR_PLATFORM();
}
static void revertJumpReplacementToPatchableBranch32WithPatch(CodeLocationLabel, Address, int32_t)
{
UNREACHABLE_FOR_PLATFORM();
}
static void repatchCall(CodeLocationCall call, CodeLocationLabel destination)
{
ARM64Assembler::repatchPointer(call.dataLabelPtrAtOffset(REPATCH_OFFSET_CALL_TO_POINTER).dataLocation(), destination.executableAddress());
}
static void repatchCall(CodeLocationCall call, FunctionPtr destination)
{
ARM64Assembler::repatchPointer(call.dataLabelPtrAtOffset(REPATCH_OFFSET_CALL_TO_POINTER).dataLocation(), destination.executableAddress());
}
#if ENABLE(MASM_PROBE)
void probe(ProbeFunction, void* arg1, void* arg2);
#endif // ENABLE(MASM_PROBE)
protected:
ALWAYS_INLINE Jump makeBranch(ARM64Assembler::Condition cond)
{
m_assembler.b_cond(cond);
AssemblerLabel label = m_assembler.label();
m_assembler.nop();
return Jump(label, m_makeJumpPatchable ? ARM64Assembler::JumpConditionFixedSize : ARM64Assembler::JumpCondition, cond);
}
ALWAYS_INLINE Jump makeBranch(RelationalCondition cond) { return makeBranch(ARM64Condition(cond)); }
ALWAYS_INLINE Jump makeBranch(ResultCondition cond) { return makeBranch(ARM64Condition(cond)); }
ALWAYS_INLINE Jump makeBranch(DoubleCondition cond) { return makeBranch(ARM64Condition(cond)); }
template <int dataSize>
ALWAYS_INLINE Jump makeCompareAndBranch(ZeroCondition cond, RegisterID reg)
{
if (cond == IsZero)
m_assembler.cbz<dataSize>(reg);
else
m_assembler.cbnz<dataSize>(reg);
AssemblerLabel label = m_assembler.label();
m_assembler.nop();
return Jump(label, m_makeJumpPatchable ? ARM64Assembler::JumpCompareAndBranchFixedSize : ARM64Assembler::JumpCompareAndBranch, static_cast<ARM64Assembler::Condition>(cond), dataSize == 64, reg);
}
ALWAYS_INLINE Jump makeTestBitAndBranch(RegisterID reg, unsigned bit, ZeroCondition cond)
{
ASSERT(bit < 64);
bit &= 0x3f;
if (cond == IsZero)
m_assembler.tbz(reg, bit);
else
m_assembler.tbnz(reg, bit);
AssemblerLabel label = m_assembler.label();
m_assembler.nop();
return Jump(label, m_makeJumpPatchable ? ARM64Assembler::JumpTestBitFixedSize : ARM64Assembler::JumpTestBit, static_cast<ARM64Assembler::Condition>(cond), bit, reg);
}
ARM64Assembler::Condition ARM64Condition(RelationalCondition cond)
{
return static_cast<ARM64Assembler::Condition>(cond);
}
ARM64Assembler::Condition ARM64Condition(ResultCondition cond)
{
return static_cast<ARM64Assembler::Condition>(cond);
}
ARM64Assembler::Condition ARM64Condition(DoubleCondition cond)
{
return static_cast<ARM64Assembler::Condition>(cond);
}
private:
ALWAYS_INLINE RegisterID getCachedDataTempRegisterIDAndInvalidate()
{
RELEASE_ASSERT(m_allowScratchRegister);
return dataMemoryTempRegister().registerIDInvalidate();
}
ALWAYS_INLINE RegisterID getCachedMemoryTempRegisterIDAndInvalidate()
{
RELEASE_ASSERT(m_allowScratchRegister);
return cachedMemoryTempRegister().registerIDInvalidate();
}
ALWAYS_INLINE CachedTempRegister& dataMemoryTempRegister()
{
RELEASE_ASSERT(m_allowScratchRegister);
return m_dataMemoryTempRegister;
}
ALWAYS_INLINE CachedTempRegister& cachedMemoryTempRegister()
{
RELEASE_ASSERT(m_allowScratchRegister);
return m_cachedMemoryTempRegister;
}
ALWAYS_INLINE bool isInIntRange(intptr_t value)
{
return value == ((value << 32) >> 32);
}
template<typename ImmediateType, typename rawType>
void moveInternal(ImmediateType imm, RegisterID dest)
{
const int dataSize = sizeof(rawType) * 8;
const int numberHalfWords = dataSize / 16;
rawType value = bitwise_cast<rawType>(imm.m_value);
uint16_t halfword[numberHalfWords];
// Handle 0 and ~0 here to simplify code below
if (!value) {
m_assembler.movz<dataSize>(dest, 0);
return;
}
if (!~value) {
m_assembler.movn<dataSize>(dest, 0);
return;
}
LogicalImmediate logicalImm = dataSize == 64 ? LogicalImmediate::create64(static_cast<uint64_t>(value)) : LogicalImmediate::create32(static_cast<uint32_t>(value));
if (logicalImm.isValid()) {
m_assembler.movi<dataSize>(dest, logicalImm);
return;
}
// Figure out how many halfwords are 0 or FFFF, then choose movz or movn accordingly.
int zeroOrNegateVote = 0;
for (int i = 0; i < numberHalfWords; ++i) {
halfword[i] = getHalfword(value, i);
if (!halfword[i])
zeroOrNegateVote++;
else if (halfword[i] == 0xffff)
zeroOrNegateVote--;
}
bool needToClearRegister = true;
if (zeroOrNegateVote >= 0) {
for (int i = 0; i < numberHalfWords; i++) {
if (halfword[i]) {
if (needToClearRegister) {
m_assembler.movz<dataSize>(dest, halfword[i], 16*i);
needToClearRegister = false;
} else
m_assembler.movk<dataSize>(dest, halfword[i], 16*i);
}
}
} else {
for (int i = 0; i < numberHalfWords; i++) {
if (halfword[i] != 0xffff) {
if (needToClearRegister) {
m_assembler.movn<dataSize>(dest, ~halfword[i], 16*i);
needToClearRegister = false;
} else
m_assembler.movk<dataSize>(dest, halfword[i], 16*i);
}
}
}
}
template<int datasize>
ALWAYS_INLINE void loadUnsignedImmediate(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.ldr<datasize>(rt, rn, pimm);
}
template<int datasize>
ALWAYS_INLINE void loadUnscaledImmediate(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.ldur<datasize>(rt, rn, simm);
}
template<int datasize>
ALWAYS_INLINE void loadSignedAddressedByUnsignedImmediate(RegisterID rt, RegisterID rn, unsigned pimm)
{
loadUnsignedImmediate<datasize>(rt, rn, pimm);
}
template<int datasize>
ALWAYS_INLINE void loadSignedAddressedByUnscaledImmediate(RegisterID rt, RegisterID rn, int simm)
{
loadUnscaledImmediate<datasize>(rt, rn, simm);
}
template<int datasize>
ALWAYS_INLINE void storeUnsignedImmediate(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.str<datasize>(rt, rn, pimm);
}
template<int datasize>
ALWAYS_INLINE void storeUnscaledImmediate(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.stur<datasize>(rt, rn, simm);
}
void moveWithFixedWidth(TrustedImm32 imm, RegisterID dest)
{
int32_t value = imm.m_value;
m_assembler.movz<32>(dest, getHalfword(value, 0));
m_assembler.movk<32>(dest, getHalfword(value, 1), 16);
}
void moveWithFixedWidth(TrustedImmPtr imm, RegisterID dest)
{
intptr_t value = reinterpret_cast<intptr_t>(imm.m_value);
m_assembler.movz<64>(dest, getHalfword(value, 0));
m_assembler.movk<64>(dest, getHalfword(value, 1), 16);
m_assembler.movk<64>(dest, getHalfword(value, 2), 32);
}
void signExtend32ToPtrWithFixedWidth(int32_t value, RegisterID dest)
{
if (value >= 0) {
m_assembler.movz<32>(dest, getHalfword(value, 0));
m_assembler.movk<32>(dest, getHalfword(value, 1), 16);
} else {
m_assembler.movn<32>(dest, ~getHalfword(value, 0));
m_assembler.movk<32>(dest, getHalfword(value, 1), 16);
}
}
template<int datasize>
ALWAYS_INLINE void load(const void* address, RegisterID dest)
{
intptr_t currentRegisterContents;
if (cachedMemoryTempRegister().value(currentRegisterContents)) {
intptr_t addressAsInt = reinterpret_cast<intptr_t>(address);
intptr_t addressDelta = addressAsInt - currentRegisterContents;
if (dest == memoryTempRegister)
cachedMemoryTempRegister().invalidate();
if (isInIntRange(addressDelta)) {
if (ARM64Assembler::canEncodeSImmOffset(addressDelta)) {
m_assembler.ldur<datasize>(dest, memoryTempRegister, addressDelta);
return;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(addressDelta)) {
m_assembler.ldr<datasize>(dest, memoryTempRegister, addressDelta);
return;
}
}
if ((addressAsInt & (~maskHalfWord0)) == (currentRegisterContents & (~maskHalfWord0))) {
m_assembler.movk<64>(memoryTempRegister, addressAsInt & maskHalfWord0, 0);
cachedMemoryTempRegister().setValue(reinterpret_cast<intptr_t>(address));
m_assembler.ldr<datasize>(dest, memoryTempRegister, ARM64Registers::zr);
return;
}
}
move(TrustedImmPtr(address), memoryTempRegister);
if (dest == memoryTempRegister)
cachedMemoryTempRegister().invalidate();
else
cachedMemoryTempRegister().setValue(reinterpret_cast<intptr_t>(address));
m_assembler.ldr<datasize>(dest, memoryTempRegister, ARM64Registers::zr);
}
template<int datasize>
ALWAYS_INLINE void store(RegisterID src, const void* address)
{
ASSERT(src != memoryTempRegister);
intptr_t currentRegisterContents;
if (cachedMemoryTempRegister().value(currentRegisterContents)) {
intptr_t addressAsInt = reinterpret_cast<intptr_t>(address);
intptr_t addressDelta = addressAsInt - currentRegisterContents;
if (isInIntRange(addressDelta)) {
if (ARM64Assembler::canEncodeSImmOffset(addressDelta)) {
m_assembler.stur<datasize>(src, memoryTempRegister, addressDelta);
return;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(addressDelta)) {
m_assembler.str<datasize>(src, memoryTempRegister, addressDelta);
return;
}
}
if ((addressAsInt & (~maskHalfWord0)) == (currentRegisterContents & (~maskHalfWord0))) {
m_assembler.movk<64>(memoryTempRegister, addressAsInt & maskHalfWord0, 0);
cachedMemoryTempRegister().setValue(reinterpret_cast<intptr_t>(address));
m_assembler.str<datasize>(src, memoryTempRegister, ARM64Registers::zr);
return;
}
}
move(TrustedImmPtr(address), memoryTempRegister);
cachedMemoryTempRegister().setValue(reinterpret_cast<intptr_t>(address));
m_assembler.str<datasize>(src, memoryTempRegister, ARM64Registers::zr);
}
template <int dataSize>
ALWAYS_INLINE bool tryMoveUsingCacheRegisterContents(intptr_t immediate, CachedTempRegister& dest)
{
intptr_t currentRegisterContents;
if (dest.value(currentRegisterContents)) {
if (currentRegisterContents == immediate)
return true;
LogicalImmediate logicalImm = dataSize == 64 ? LogicalImmediate::create64(static_cast<uint64_t>(immediate)) : LogicalImmediate::create32(static_cast<uint32_t>(immediate));
if (logicalImm.isValid()) {
m_assembler.movi<dataSize>(dest.registerIDNoInvalidate(), logicalImm);
dest.setValue(immediate);
return true;
}
if ((immediate & maskUpperWord) == (currentRegisterContents & maskUpperWord)) {
if ((immediate & maskHalfWord1) != (currentRegisterContents & maskHalfWord1))
m_assembler.movk<dataSize>(dest.registerIDNoInvalidate(), (immediate & maskHalfWord1) >> 16, 16);
if ((immediate & maskHalfWord0) != (currentRegisterContents & maskHalfWord0))
m_assembler.movk<dataSize>(dest.registerIDNoInvalidate(), immediate & maskHalfWord0, 0);
dest.setValue(immediate);
return true;
}
}
return false;
}
void moveToCachedReg(TrustedImm32 imm, CachedTempRegister& dest)
{
if (tryMoveUsingCacheRegisterContents<32>(static_cast<intptr_t>(imm.m_value), dest))
return;
moveInternal<TrustedImm32, int32_t>(imm, dest.registerIDNoInvalidate());
dest.setValue(imm.m_value);
}
void moveToCachedReg(TrustedImmPtr imm, CachedTempRegister& dest)
{
if (tryMoveUsingCacheRegisterContents<64>(imm.asIntptr(), dest))
return;
moveInternal<TrustedImmPtr, intptr_t>(imm, dest.registerIDNoInvalidate());
dest.setValue(imm.asIntptr());
}
void moveToCachedReg(TrustedImm64 imm, CachedTempRegister& dest)
{
if (tryMoveUsingCacheRegisterContents<64>(static_cast<intptr_t>(imm.m_value), dest))
return;
moveInternal<TrustedImm64, int64_t>(imm, dest.registerIDNoInvalidate());
dest.setValue(imm.m_value);
}
template<int datasize>
ALWAYS_INLINE bool tryLoadWithOffset(RegisterID rt, RegisterID rn, int32_t offset)
{
if (ARM64Assembler::canEncodeSImmOffset(offset)) {
loadUnscaledImmediate<datasize>(rt, rn, offset);
return true;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(offset)) {
loadUnsignedImmediate<datasize>(rt, rn, static_cast<unsigned>(offset));
return true;
}
return false;
}
template<int datasize>
ALWAYS_INLINE bool tryLoadSignedWithOffset(RegisterID rt, RegisterID rn, int32_t offset)
{
if (ARM64Assembler::canEncodeSImmOffset(offset)) {
loadSignedAddressedByUnscaledImmediate<datasize>(rt, rn, offset);
return true;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(offset)) {
loadSignedAddressedByUnsignedImmediate<datasize>(rt, rn, static_cast<unsigned>(offset));
return true;
}
return false;
}
template<int datasize>
ALWAYS_INLINE bool tryLoadWithOffset(FPRegisterID rt, RegisterID rn, int32_t offset)
{
if (ARM64Assembler::canEncodeSImmOffset(offset)) {
m_assembler.ldur<datasize>(rt, rn, offset);
return true;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(offset)) {
m_assembler.ldr<datasize>(rt, rn, static_cast<unsigned>(offset));
return true;
}
return false;
}
template<int datasize>
ALWAYS_INLINE bool tryStoreWithOffset(RegisterID rt, RegisterID rn, int32_t offset)
{
if (ARM64Assembler::canEncodeSImmOffset(offset)) {
storeUnscaledImmediate<datasize>(rt, rn, offset);
return true;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(offset)) {
storeUnsignedImmediate<datasize>(rt, rn, static_cast<unsigned>(offset));
return true;
}
return false;
}
template<int datasize>
ALWAYS_INLINE bool tryStoreWithOffset(FPRegisterID rt, RegisterID rn, int32_t offset)
{
if (ARM64Assembler::canEncodeSImmOffset(offset)) {
m_assembler.stur<datasize>(rt, rn, offset);
return true;
}
if (ARM64Assembler::canEncodePImmOffset<datasize>(offset)) {
m_assembler.str<datasize>(rt, rn, static_cast<unsigned>(offset));
return true;
}
return false;
}
Jump jumpAfterFloatingPointCompare(DoubleCondition cond)
{
if (cond == DoubleNotEqual) {
// ConditionNE jumps if NotEqual *or* unordered - force the unordered cases not to jump.
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
Jump result = makeBranch(ARM64Assembler::ConditionNE);
unordered.link(this);
return result;
}
if (cond == DoubleEqualOrUnordered) {
Jump unordered = makeBranch(ARM64Assembler::ConditionVS);
Jump notEqual = makeBranch(ARM64Assembler::ConditionNE);
unordered.link(this);
// We get here if either unordered or equal.
Jump result = jump();
notEqual.link(this);
return result;
}
return makeBranch(cond);
}
friend class LinkBuffer;
static void linkCall(void* code, Call call, FunctionPtr function)
{
if (!call.isFlagSet(Call::Near))
ARM64Assembler::linkPointer(code, call.m_label.labelAtOffset(REPATCH_OFFSET_CALL_TO_POINTER), function.value());
else if (call.isFlagSet(Call::Tail))
ARM64Assembler::linkJump(code, call.m_label, function.value());
else
ARM64Assembler::linkCall(code, call.m_label, function.value());
}
CachedTempRegister m_dataMemoryTempRegister;
CachedTempRegister m_cachedMemoryTempRegister;
bool m_makeJumpPatchable;
};
// Extend the {load,store}{Unsigned,Unscaled}Immediate templated general register methods to cover all load/store sizes
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadUnsignedImmediate<8>(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.ldrb(rt, rn, pimm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadUnsignedImmediate<16>(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.ldrh(rt, rn, pimm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadSignedAddressedByUnsignedImmediate<8>(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.ldrsb<64>(rt, rn, pimm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadSignedAddressedByUnsignedImmediate<16>(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.ldrsh<64>(rt, rn, pimm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadUnscaledImmediate<8>(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.ldurb(rt, rn, simm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadUnscaledImmediate<16>(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.ldurh(rt, rn, simm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadSignedAddressedByUnscaledImmediate<8>(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.ldursb<64>(rt, rn, simm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::loadSignedAddressedByUnscaledImmediate<16>(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.ldursh<64>(rt, rn, simm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::storeUnsignedImmediate<8>(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.strb(rt, rn, pimm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::storeUnsignedImmediate<16>(RegisterID rt, RegisterID rn, unsigned pimm)
{
m_assembler.strh(rt, rn, pimm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::storeUnscaledImmediate<8>(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.sturb(rt, rn, simm);
}
template<>
ALWAYS_INLINE void MacroAssemblerARM64::storeUnscaledImmediate<16>(RegisterID rt, RegisterID rn, int simm)
{
m_assembler.sturh(rt, rn, simm);
}
} // namespace JSC
#endif // ENABLE(ASSEMBLER)
|