1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
|
# Copyright (C) 2011-2024 Apple Inc. All rights reserved.
# Copyright (C) 2021 Igalia S.L. All rights reserved.
#
# Redistribution and use in source and binary forms, with or without
# modification, are permitted provided that the following conditions
# are met:
# 1. Redistributions of source code must retain the above copyright
# notice, this list of conditions and the following disclaimer.
# 2. Redistributions in binary form must reproduce the above copyright
# notice, this list of conditions and the following disclaimer in the
# documentation and/or other materials provided with the distribution.
#
# THIS SOFTWARE IS PROVIDED BY APPLE INC. AND ITS CONTRIBUTORS ``AS IS''
# AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
# THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
# PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL APPLE INC. OR ITS CONTRIBUTORS
# BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
# CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
# SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
# INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
# CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
# ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
# THE POSSIBILITY OF SUCH DAMAGE.
# Constants
const MswOffset = 4
const LswOffset = 0
# Opcodes that should eventually be shared with JS llint
wasmOp(mov, WasmMov, macro(ctx)
mload2i(ctx, m_src, t1, t0)
return2i(ctx, t1, t0)
end)
# Wasm specific bytecodes
macro emitCheckAndPreparePointerAddingOffset(pointer, offset, size)
# This macro updates 'pointer' to target address, and may thrash 'offset'
if ARMv7
# Not enough registers on arm to keep the memory base and size in pinned
# registers, so load them on each access instead. FIXME: improve this.
addps offset, pointer
bcs .throw
addps size - 1, pointer, offset # Use offset as scratch register
bcs .throw
bpb offset, JSWebAssemblyInstance::m_cachedBoundsCheckingSize[wasmInstance], .continuation
.throw:
throwException(OutOfBoundsMemoryAccess)
.continuation:
addp JSWebAssemblyInstance::m_cachedMemory[wasmInstance], pointer
else
crash()
end
end
macro emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(pointer, offset, size)
# This macro updates 'pointer' to target address, and may thrash 'offset'
if ARMv7
# Not enough registers on arm to keep the memory base and size in pinned
# registers, so load them on each access instead. FIXME: improve this.
addps offset, pointer
bcs .throwOOB
addps size - 1, pointer, offset # Use offset as scratch register
bcs .throwOOB
bpb offset, JSWebAssemblyInstance::m_cachedBoundsCheckingSize[wasmInstance], .continuationInBounds
.throwOOB:
throwException(OutOfBoundsMemoryAccess)
.continuationInBounds:
addp JSWebAssemblyInstance::m_cachedMemory[wasmInstance], pointer
btpz pointer, (size - 1), .continuationAligned
.throwUnaligned:
throwException(UnalignedMemoryAccess)
.continuationAligned:
else
crash()
end
end
macro wasmLoadOp(name, struct, size, fn)
wasmOp(name, struct, macro(ctx)
mloadi(ctx, m_pointer, t0)
wgetu(ctx, m_offset, t1)
emitCheckAndPreparePointerAddingOffset(t0, t1, size)
fn(t0, t3, t2)
return2i(ctx, t3, t2)
end)
end
wasmLoadOp(load8_u, WasmLoad8U, 1, macro(addr, dstMsw, dstLsw)
loadb LswOffset[addr], dstLsw
move 0, dstMsw
end)
wasmLoadOp(load16_u, WasmLoad16U, 2, macro(addr, dstMsw, dstLsw)
loadh LswOffset[addr], dstLsw
move 0, dstMsw
end)
wasmLoadOp(load32_u, WasmLoad32U, 4, macro(addr, dstMsw, dstLsw)
loadi LswOffset[addr], dstLsw
move 0, dstMsw
end)
wasmLoadOp(load64_u, WasmLoad64U, 8, macro(addr, dstMsw, dstLsw)
# Might be unaligned, so can't use load2ia
loadi LswOffset[addr], dstLsw
loadi MswOffset[addr], dstMsw
end)
wasmLoadOp(i32_load8_s, WasmI32Load8S, 1, macro(addr, dstMsw, dstLsw)
loadbsi LswOffset[addr], dstLsw
move 0, dstMsw
end)
wasmLoadOp(i32_load16_s, WasmI32Load16S, 2, macro(addr, dstMsw, dstLsw)
loadhsi LswOffset[addr], dstLsw
move 0, dstMsw
end)
wasmLoadOp(i64_load8_s, WasmI64Load8S, 1, macro(addr, dstMsw, dstLsw)
loadbsi LswOffset[addr], dstLsw
rshifti dstLsw, 31, dstMsw
end)
wasmLoadOp(i64_load16_s, WasmI64Load16S, 2, macro(addr, dstMsw, dstLsw)
loadhsi LswOffset[addr], dstLsw
rshifti dstLsw, 31, dstMsw
end)
wasmLoadOp(i64_load32_s, WasmI64Load32S, 4, macro(addr, dstMsw, dstLsw)
loadi LswOffset[addr], dstLsw
rshifti dstLsw, 31, dstMsw
end)
macro wasmStoreOp(name, struct, size, fn)
wasmOp(name, struct, macro(ctx)
mloadi(ctx, m_pointer, t0)
wgetu(ctx, m_offset, t1)
emitCheckAndPreparePointerAddingOffset(t0, t1, size)
mload2i(ctx, m_value, t3, t2)
fn(t3, t2, t0)
dispatch(ctx)
end)
end
wasmStoreOp(store8, WasmStore8, 1, macro(srcMsw, srcLsw, addr)
storeb srcLsw, LswOffset[addr]
end)
wasmStoreOp(store16, WasmStore16, 2, macro(srcMsw, srcLsw, addr)
storeh srcLsw, LswOffset[addr]
end)
wasmStoreOp(store32, WasmStore32, 4, macro(srcMsw, srcLsw, addr)
storei srcLsw, LswOffset[addr]
end)
wasmStoreOp(store64, WasmStore64, 8, macro(srcMsw, srcLsw, addr)
# Might be unaligned, so can't use store2ia
storei srcLsw, LswOffset[addr]
storei srcMsw, MswOffset[addr]
end)
wasmOp(ref_is_null, WasmRefIsNull, macro(ctx)
mload2i(ctx, m_ref, t1, t0) # t0 is unused
cieq t1, NullTag, t0
returni(ctx, t0)
end)
wasmOp(ref_as_non_null, WasmRefAsNonNull, macro(ctx)
mload2i(ctx, m_ref, t1, t0)
bieq t1, NullTag, .nullRef
return2i(ctx, t1, t0)
.nullRef:
throwException(NullRefAsNonNull)
end)
wasmOp(get_global, WasmGetGlobal, macro(ctx)
loadp JSWebAssemblyInstance::m_globals[wasmInstance], t0
wgetu(ctx, m_globalIndex, t1)
lshiftp 1, t1
load2ia [t0, t1, 8], t0, t1
return2i(ctx, t1, t0)
end)
wasmOp(set_global, WasmSetGlobal, macro(ctx)
loadp JSWebAssemblyInstance::m_globals[wasmInstance], t0
wgetu(ctx, m_globalIndex, t1)
lshiftp 1, t1
mload2i(ctx, m_value, t3, t2)
store2ia t2, t3, [t0, t1, 8]
dispatch(ctx)
end)
wasmOp(get_global_portable_binding, WasmGetGlobalPortableBinding, macro(ctx)
loadp JSWebAssemblyInstance::m_globals[wasmInstance], t0
wgetu(ctx, m_globalIndex, t1)
lshiftp 1, t1
loadp [t0, t1, 8], t0
load2ia [t0], t0, t1
return2i(ctx, t1, t0)
end)
wasmOp(set_global_portable_binding, WasmSetGlobalPortableBinding, macro(ctx)
loadp JSWebAssemblyInstance::m_globals[wasmInstance], t0
wgetu(ctx, m_globalIndex, t1)
lshiftp 1, t1
mload2i(ctx, m_value, t3, t2)
loadp [t0, t1, 8], t0
store2ia t2, t3, [t0]
dispatch(ctx)
end)
# Opcodes that don't have the `b3op` entry in wasm.json. This should be kept in sync
macro callDivRem(fn)
if ARMv7
subp StackAlignment, sp
storep PC, [sp]
cCall4(fn)
loadp [sp], PC
addp StackAlignment, sp
else
error
end
end
# i32 binary ops
wasmOp(i32_div_s, WasmI32DivS, macro (ctx)
mloadi(ctx, m_lhs, a0)
mloadi(ctx, m_rhs, a1)
btiz a1, .throwDivisionByZero
bineq a1, -1, .safe
bieq a0, constexpr INT32_MIN, .throwIntegerOverflow
.safe:
callDivRem(_i32_div_s)
returni(ctx, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
.throwIntegerOverflow:
throwException(IntegerOverflow)
end)
wasmOp(i32_div_u, WasmI32DivU, macro (ctx)
mloadi(ctx, m_lhs, a0)
mloadi(ctx, m_rhs, a1)
btiz a1, .throwDivisionByZero
callDivRem(_i32_div_u)
returni(ctx, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
end)
wasmOp(i32_rem_s, WasmI32RemS, macro (ctx)
mloadi(ctx, m_lhs, a0)
mloadi(ctx, m_rhs, a1)
btiz a1, .throwDivisionByZero
bineq a1, -1, .safe
bineq a0, constexpr INT32_MIN, .safe
move 0, r0
jmp .return
.safe:
callDivRem(_i32_rem_s)
.return:
returni(ctx, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
end)
wasmOp(i32_rem_u, WasmI32RemU, macro (ctx)
mloadi(ctx, m_lhs, a0)
mloadi(ctx, m_rhs, a1)
btiz a1, .throwDivisionByZero
callDivRem(_i32_rem_u)
returni(ctx, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
end)
# i64 binary ops
wasmOp(i64_add, WasmI64Add, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
addis t2, t0
adci t3, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_sub, WasmI64Sub, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
subis t2, t0
sbci t3, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_mul, WasmI64Mul, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
muli t2, t1
muli t0, t3
umulli t0, t2, t0, t2
addi t1, t2
addi t3, t2
return2i(ctx, t2, t0)
end)
wasmOp(i64_div_s, WasmI64DivS, macro (ctx)
mload2i(ctx, m_lhs, a1, a0)
mload2i(ctx, m_rhs, a3, a2)
btinz a3, .nonZeroDivisor
btiz a2, .throwDivisionByZero
.nonZeroDivisor:
bineq a3, -1, .safe
bineq a2, -1, .safe
bineq a1, constexpr INT32_MIN, .safe
btiz a0, .throwIntegerOverflow
.safe:
callDivRem(_i64_div_s)
return2i(ctx, r1, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
.throwIntegerOverflow:
throwException(IntegerOverflow)
end)
wasmOp(i64_div_u, WasmI64DivU, macro (ctx)
mload2i(ctx, m_lhs, a1, a0)
mload2i(ctx, m_rhs, a3, a2)
btinz a3, .nonZeroDivisor
btiz a2, .throwDivisionByZero
.nonZeroDivisor:
callDivRem(_i64_div_u)
return2i(ctx, r1, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
end)
wasmOp(i64_rem_s, WasmI64RemS, macro (ctx)
mload2i(ctx, m_lhs, a1, a0)
mload2i(ctx, m_rhs, a3, a2)
btinz a3, .nonZeroDivisor
btiz a2, .throwDivisionByZero
.nonZeroDivisor:
bineq a3, -1, .safe
bineq a2, -1, .safe
bineq a1, constexpr INT32_MIN, .safe
btinz a0, .safe
move 0, r1
move 0, r0
jmp .return
.safe:
callDivRem(_i64_rem_s)
.return:
return2i(ctx, r1, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
end)
wasmOp(i64_rem_u, WasmI64RemU, macro (ctx)
mload2i(ctx, m_lhs, a1, a0)
mload2i(ctx, m_rhs, a3, a2)
btinz a3, .nonZeroDivisor
btiz a2, .throwDivisionByZero
.nonZeroDivisor:
callDivRem(_i64_rem_u)
return2i(ctx, r1, r0)
.throwDivisionByZero:
throwException(DivisionByZero)
end)
wasmOp(i64_and, WasmI64And, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
andi t2, t0
andi t3, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_or, WasmI64Or, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
ori t2, t0
ori t3, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_xor, WasmI64Xor, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
xori t2, t0
xori t3, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_shl, WasmI64Shl, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mloadi(ctx, m_rhs, t2)
andi 0x3f, t2
btiz t2, .return
bib t2, 32, .lessThan32
subi 32, t2
lshifti t0, t2, t1
move 0, t0
jmp .return
.lessThan32:
lshifti t2, t1
move 32, t3
subi t2, t3
urshifti t0, t3, t3
ori t3, t1
lshifti t2, t0
.return:
return2i(ctx, t1, t0)
end)
wasmOp(i64_shr_u, WasmI64ShrU, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mloadi(ctx, m_rhs, t2)
andi 0x3f, t2
btiz t2, .return
bib t2, 32, .lessThan32
subi 32, t2
urshifti t1, t2, t0
move 0, t1
jmp .return
.lessThan32:
urshifti t2, t0
move 32, t3
subi t2, t3
lshifti t1, t3, t3
ori t3, t0
urshifti t2, t1
.return:
return2i(ctx, t1, t0)
end)
wasmOp(i64_shr_s, WasmI64ShrS, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mloadi(ctx, m_rhs, t2)
andi 0x3f, t2
btiz t2, .return
bib t2, 32, .lessThan32
subi 32, t2
rshifti t1, t2, t0
rshifti 31, t1
jmp .return
.lessThan32:
urshifti t2, t0
move 32, t3
subi t2, t3
lshifti t1, t3, t3
ori t3, t0
rshifti t2, t1
.return:
return2i(ctx, t1, t0)
end)
wasmOp(i64_rotr, WasmI64Rotr, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mloadi(ctx, m_rhs, t2)
andi t2, 0x20, t3
btiz t3, .noSwap
move t0, t3
move t1, t0
move t3, t1
.noSwap:
andi 0x1f, t2
btiz t2, .return
move 32, t5
subi t2, t5
lshifti t0, t5, t3
lshifti t1, t5, t5
urshifti t2, t0
urshifti t2, t1
ori t5, t0
ori t3, t1
.return:
return2i(ctx, t1, t0)
end)
wasmOp(i64_rotl, WasmI64Rotl, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mloadi(ctx, m_rhs, t2)
andi t2, 0x20, t3
btiz t3, .noSwap
move t0, t3
move t1, t0
move t3, t1
.noSwap:
andi 0x1f, t2
btiz t2, .return
move 32, t5
subi t2, t5
urshifti t0, t5, t3
urshifti t1, t5, t5
lshifti t2, t0
lshifti t2, t1
ori t5, t0
ori t3, t1
.return:
return2i(ctx, t1, t0)
end)
wasmOp(i64_eq, WasmI64Eq, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 0, t6
bineq t1, t3, .return
cieq t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_ne, WasmI64Ne, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bineq t1, t3, .return
cineq t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_lt_s, WasmI64LtS, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bilt t1, t3, .return
move 0, t6
bigt t1, t3, .return
cib t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_le_s, WasmI64LeS, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bilt t1, t3, .return
move 0, t6
bigt t1, t3, .return
cibeq t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_lt_u, WasmI64LtU, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bib t1, t3, .return
move 0, t6
bia t1, t3, .return
cib t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_le_u, WasmI64LeU, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bib t1, t3, .return
move 0, t6
bia t1, t3, .return
cibeq t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_gt_s, WasmI64GtS, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bigt t1, t3, .return
move 0, t6
bilt t1, t3, .return
cia t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_ge_s, WasmI64GeS, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bigt t1, t3, .return
move 0, t6
bilt t1, t3, .return
ciaeq t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_gt_u, WasmI64GtU, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 1, t6
bia t1, t3, .return
move 0, t6
bib t1, t3, .return
cia t0, t2, t6
.return:
returni(ctx, t6)
end)
wasmOp(i64_ge_u, WasmI64GeU, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2)
move 0, t6
bib t1, t3, .return
move 1, t6
bia t1, t3, .return
ciaeq t0, t2, t6
.return:
returni(ctx, t6)
end)
# i64 unary ops
wasmOp(i64_ctz, WasmI64Ctz, macro (ctx)
mload2i(ctx, m_operand, t1, t0)
btiz t0, .top
tzcnti t0, t0
jmp .return
.top:
tzcnti t1, t0
addi 32, t0
.return:
return2i(ctx, 0, t0)
end)
wasmOp(i64_clz, WasmI64Clz, macro(ctx)
mload2i(ctx, m_operand, t1, t0)
btiz t1, .bottom
lzcnti t1, t0
jmp .return
.bottom:
lzcnti t0, t0
addi 32, t0
.return:
return2i(ctx, 0, t0)
end)
wasmOp(i64_popcnt, WasmI64Popcnt, macro (ctx)
mload2i(ctx, m_operand, a3, a2)
prepareStateForCCall()
move PC, a0
cCall2(_slow_path_wasm_popcountll)
restoreStateAfterCCall()
return2i(ctx, 0, r1)
end)
wasmOp(i64_eqz, WasmI64Eqz, macro(ctx)
mload2i(ctx, m_operand, t1, t0)
move 0, t2
btinz t1, .return
cieq t0, 0, t2
.return:
returni(ctx, t2)
end)
# f64 binary ops
wasmOp(f64_copysign, WasmF64Copysign, macro(ctx)
mload2i(ctx, m_lhs, t1, t0)
mload2i(ctx, m_rhs, t3, t2) # t2 unused
andi 0x7fffffff, t1
andi 0x80000000, t3
ori t3, t1
return2i(ctx, t1, t0)
end)
# Type conversion ops
wasmOp(i64_extend_s_i32, WasmI64ExtendSI32, macro(ctx)
mloadi(ctx, m_operand, t0)
rshifti t0, 31, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_extend_u_i32, WasmI64ExtendUI32, macro(ctx)
mloadi(ctx, m_operand, t0)
return2i(ctx, 0, t0)
end)
wasmOp(f64_reinterpret_i64, WasmF64ReinterpretI64, macro(ctx)
mload2i(ctx, m_operand, t1, t0)
fii2d t0, t1, ft0
returnd(ctx, ft0)
end)
wasmOp(i64_reinterpret_f64, WasmI64ReinterpretF64, macro(ctx)
mloadd(ctx, m_operand, ft0)
fd2ii ft0, t0, t1
return2i(ctx, t1, t0)
end)
wasmOp(i32_trunc_s_f64, WasmI32TruncSF64, macro (ctx)
mloadd(ctx, m_operand, ft0)
moveii 0xc1e0000000200000, t1, t0 # INT32_MIN - 1.0
fii2d t0, t1, ft1
bdltequn ft0, ft1, .outOfBoundsTrunc
moveii 0x41e0000000000000, t1, t0 # -INT32_MIN
fii2d t0, t1, ft1
bdgtequn ft0, ft1, .outOfBoundsTrunc
truncated2is ft0, t0
returni(ctx, t0)
.outOfBoundsTrunc:
throwException(OutOfBoundsTrunc)
end)
wasmOp(i32_trunc_u_f64, WasmI32TruncUF64, macro (ctx)
mloadd(ctx, m_operand, ft0)
moveii 0xbff0000000000000, t1, t0 # -1.0
fii2d t0, t1, ft1
bdltequn ft0, ft1, .outOfBoundsTrunc
moveii 0x41f0000000000000, t1, t0 # INT32_MIN * -2.0
fii2d t0, t1, ft1
bdgtequn ft0, ft1, .outOfBoundsTrunc
truncated2i ft0, t0
returni(ctx, t0)
.outOfBoundsTrunc:
throwException(OutOfBoundsTrunc)
end)
slowWasmOp(i64_trunc_s_f32)
slowWasmOp(i64_trunc_u_f32)
slowWasmOp(i64_trunc_s_f64)
slowWasmOp(i64_trunc_u_f64)
wasmOp(i32_trunc_sat_f64_s, WasmI32TruncSatF64S, macro (ctx)
mloadd(ctx, m_operand, ft0)
moveii 0xc1e0000000200000, t1, t0 # INT32_MIN - 1.0
fii2d t0, t1, ft1
bdltequn ft0, ft1, .outOfBoundsTruncSatMinOrNaN
moveii 0x41e0000000000000, t1, t0 # -INT32_MIN
fii2d t0, t1, ft1
bdgtequn ft0, ft1, .outOfBoundsTruncSatMax
truncated2is ft0, t0
returni(ctx, t0)
.outOfBoundsTruncSatMinOrNaN:
bdeq ft0, ft0, .outOfBoundsTruncSatMin
move 0, t0
returni(ctx, t0)
.outOfBoundsTruncSatMax:
move (constexpr INT32_MAX), t0
returni(ctx, t0)
.outOfBoundsTruncSatMin:
move (constexpr INT32_MIN), t0
returni(ctx, t0)
end)
wasmOp(i32_trunc_sat_f64_u, WasmI32TruncSatF64U, macro (ctx)
mloadd(ctx, m_operand, ft0)
moveii 0xbff0000000000000, t1, t0 # -1.0
fii2d t0, t1, ft1
bdltequn ft0, ft1, .outOfBoundsTruncSatMin
moveii 0x41f0000000000000, t1, t0 # INT32_MIN * -2.0
fii2d t0, t1, ft1
bdgtequn ft0, ft1, .outOfBoundsTruncSatMax
truncated2i ft0, t0
returni(ctx, t0)
.outOfBoundsTruncSatMin:
move 0, t0
returni(ctx, t0)
.outOfBoundsTruncSatMax:
move (constexpr UINT32_MAX), t0
returni(ctx, t0)
end)
slowWasmOp(i64_trunc_sat_f32_s)
slowWasmOp(i64_trunc_sat_f32_u)
slowWasmOp(i64_trunc_sat_f64_s)
slowWasmOp(i64_trunc_sat_f64_u)
# Extend ops
wasmOp(i64_extend8_s, WasmI64Extend8S, macro(ctx)
mloadi(ctx, m_operand, t0)
sxb2i t0, t0
rshifti t0, 31, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_extend16_s, WasmI64Extend16S, macro(ctx)
mloadi(ctx, m_operand, t0)
sxh2i t0, t0
rshifti t0, 31, t1
return2i(ctx, t1, t0)
end)
wasmOp(i64_extend32_s, WasmI64Extend16S, macro(ctx)
mloadi(ctx, m_operand, t0)
rshifti t0, 31, t1
return2i(ctx, t1, t0)
end)
# Atomics
macro wasmAtomicBinaryRMWOps(lowerCaseOpcode, upperCaseOpcode, fnb, fnh, fni, fn2i)
wasmOp(i64_atomic_rmw8%lowerCaseOpcode%_u, WasmI64AtomicRmw8%upperCaseOpcode%U, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mloadi(ctx, m_value, t0)
emitCheckAndPreparePointerAddingOffset(t3, t5, 1)
fnb(t0, [t3], t2, t5, t6)
andi 0xff, t6 # FIXME: ZeroExtend8To64
assert(macro(ok) bibeq t6, 0xff, .ok end)
return2i(ctx, 0, t6)
end)
wasmOp(i64_atomic_rmw16%lowerCaseOpcode%_u, WasmI64AtomicRmw16%upperCaseOpcode%U, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mloadi(ctx, m_value, t0)
emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(t3, t5, 2)
fnh(t0, [t3], t2, t5, t6)
andi 0xffff, t6 # FIXME: ZeroExtend16To64
assert(macro(ok) bibeq t6, 0xffff, .ok end)
return2i(ctx, 0, t6)
end)
wasmOp(i64_atomic_rmw32%lowerCaseOpcode%_u, WasmI64AtomicRmw32%upperCaseOpcode%U, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mloadi(ctx, m_value, t0)
emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(t3, t5, 4)
fni(t0, [t3], t2, t5, t6)
return2i(ctx, 0, t6)
end)
wasmOp(i64_atomic_rmw%lowerCaseOpcode%, WasmI64AtomicRmw%upperCaseOpcode%, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mload2i(ctx, m_value, t1, t0)
emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(t3, t5, 8)
push t4 # This is the PB, so need to be saved and restored
fn2i(t1, t0, [t3], t4, t5, t7, t2, t6)
pop t4
return2i(ctx, t2, t6)
end)
end
macro wasmAtomicBinaryRMWOpsWithWeakCAS(lowerCaseOpcode, upperCaseOpcode, fni, fn2i)
wasmAtomicBinaryRMWOps(lowerCaseOpcode, upperCaseOpcode,
macro(t0GPR, mem, t2GPR, t5GPR, t6GPR)
fence
.loop:
loadlinkb mem, t6GPR
fni(t0GPR, t6GPR, t2GPR)
storecondb t5GPR, t2GPR, mem
bineq t5GPR, 0, .loop
fence
end,
macro(t0GPR, mem, t2GPR, t5GPR, t6GPR)
fence
.loop:
loadlinkh mem, t6GPR
fni(t0GPR, t6GPR, t2GPR)
storecondh t5GPR, t2GPR, mem
bineq t5GPR, 0, .loop
fence
end,
macro(t0GPR, mem, t2GPR, t5GPR, t6GPR)
fence
.loop:
loadlinki mem, t6GPR
fni(t0GPR, t6GPR, t2GPR)
storecondi t5GPR, t2GPR, mem
bineq t5GPR, 0, .loop
fence
end,
macro(t1GPR, t0GPR, mem, t4GPR, t5GPR, t7GPR, t2GPR, t6GPR)
fence
.loop:
loadlink2i mem, t6GPR, t2GPR
fn2i(t1GPR, t0GPR, t2GPR, t6GPR, t4GPR, t5GPR)
storecond2i t7GPR, t5GPR, t4GPR, mem
bineq t7GPR, 0, .loop
fence
end)
end
if ARMv7
wasmAtomicBinaryRMWOpsWithWeakCAS(_add, Add,
macro(src0, src1, dst)
addi src0, src1, dst
end,
macro(src0Msw, src0Lsw, src1Msw, src1Lsw, dstMsw, dstLsw)
addis src0Lsw, src1Lsw, dstLsw
adci src0Msw, src1Msw, dstMsw
end)
wasmAtomicBinaryRMWOpsWithWeakCAS(_sub, Sub,
macro(src0, src1, dst)
subi src1, src0, dst
end,
macro(src0Msw, src0Lsw, src1Msw, src1Lsw, dstMsw, dstLsw)
subis src1Lsw, src0Lsw, dstLsw
sbci src1Msw, src0Msw, dstMsw
end)
wasmAtomicBinaryRMWOpsWithWeakCAS(_xchg, Xchg,
macro(src0, src1, dst)
move src0, dst
end,
macro(src0Msw, src0Lsw, src1Msw, src1Lsw, dstMsw, dstLsw)
move src0Lsw, dstLsw
move src0Msw, dstMsw
end)
wasmAtomicBinaryRMWOpsWithWeakCAS(_and, And,
macro(src0, src1, dst)
andi src0, src1, dst
end,
macro(src0Msw, src0Lsw, src1Msw, src1Lsw, dstMsw, dstLsw)
andi src0Lsw, src1Lsw, dstLsw
andi src0Msw, src1Msw, dstMsw
end)
wasmAtomicBinaryRMWOpsWithWeakCAS(_or, Or,
macro(src0, src1, dst)
ori src0, src1, dst
end,
macro(src0Msw, src0Lsw, src1Msw, src1Lsw, dstMsw, dstLsw)
ori src0Lsw, src1Lsw, dstLsw
ori src0Msw, src1Msw, dstMsw
end)
wasmAtomicBinaryRMWOpsWithWeakCAS(_xor, Xor,
macro(src0, src1, dst)
xori src0, src1, dst
end,
macro(src0Msw, src0Lsw, src1Msw, src1Lsw, dstMsw, dstLsw)
xori src0Lsw, src1Lsw, dstLsw
xori src0Msw, src1Msw, dstMsw
end)
end
macro wasmAtomicCompareExchangeOps(lowerCaseOpcode, upperCaseOpcode, fnb, fnh, fni, fn2i)
wasmOp(i64_atomic_rmw8%lowerCaseOpcode%_u, WasmI64AtomicRmw8%upperCaseOpcode%U, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mload2i(ctx, m_expected, t1, t0)
mload2i(ctx, m_value, t6, t2)
emitCheckAndPreparePointerAddingOffset(t3, t5, 1)
fnb(t1, t0, t6, t2, [t3], t7, t5)
assert(macro(ok) bibeq t0, 0xff, .ok end)
assert(macro(ok) bieq t1, 0, .ok end)
return2i(ctx, t1, t0)
end)
wasmOp(i64_atomic_rmw16%lowerCaseOpcode%_u, WasmI64AtomicRmw16%upperCaseOpcode%U, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mload2i(ctx, m_expected, t1, t0)
mload2i(ctx, m_value, t6, t2)
emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(t3, t5, 2)
fnh(t1, t0, t6, t2, [t3], t7, t5)
assert(macro(ok) bibeq t0, 0xffff, .ok end)
assert(macro(ok) bieq t1, 0, .ok end)
return2i(ctx, t1, t0)
end)
wasmOp(i64_atomic_rmw32%lowerCaseOpcode%_u, WasmI64AtomicRmw32%upperCaseOpcode%U, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mload2i(ctx, m_expected, t1, t0)
mload2i(ctx, m_value, t6, t2)
emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(t3, t5, 8)
fni(t1, t0, t6, t2, [t3], t7, t5)
assert(macro(ok) bieq t1, 0, .ok end)
return2i(ctx, t1, t0)
end)
wasmOp(i64_atomic_rmw%lowerCaseOpcode%, WasmI64AtomicRmw%upperCaseOpcode%, macro(ctx)
mloadi(ctx, m_pointer, t3)
wgetu(ctx, m_offset, t5)
mload2i(ctx, m_expected, t1, t0)
mload2i(ctx, m_value, t6, t2)
emitCheckAndPreparePointerAddingOffsetWithAlignmentCheck(t3, t5, 8)
push t4 # This is the PB, so need to be saved and restored
fn2i(t1, t0, t6, t2, [t3], t7, t5, t4)
pop t4
return2i(ctx, t1, t0)
end)
end
if ARMv7
// exp: "expected", val: "value", res: "result"
wasmAtomicCompareExchangeOps(_cmpxchg, Cmpxchg,
macro(expMsw, expLsw, valMsw, valLsw, mem, scratch, resLsw)
fence
andi 0xff, expLsw
move 0, expMsw
.loop:
loadlinkb mem, resLsw
bineq expLsw, resLsw, .fail
storecondb scratch, valLsw, mem
bieq scratch, 0, .done
jmp .loop
.fail:
storecondb scratch, resLsw, mem
bieq scratch, 0, .done
jmp .loop
.done:
fence
move resLsw, expLsw
end,
macro(expMsw, expLsw, valMsw, valLsw, mem, scratch, resLsw)
fence
andi 0xffff, expLsw
move 0, expMsw
.loop:
loadlinkh mem, resLsw
bineq expLsw, resLsw, .fail
storecondh scratch, valLsw, mem
bieq scratch, 0, .done
jmp .loop
.fail:
storecondh scratch, resLsw, mem
bieq scratch, 0, .done
jmp .loop
.done:
fence
move resLsw, expLsw
end,
macro(expMsw, expLsw, valMsw, valLsw, mem, scratch, resLsw)
fence
move 0, expMsw
.loop:
loadlinki mem, resLsw
bineq expLsw, resLsw, .fail
storecondi scratch, valLsw, mem
bieq scratch, 0, .done
jmp .loop
.fail:
storecondi scratch, resLsw, mem
bieq scratch, 0, .done
jmp .loop
.done:
fence
move resLsw, expLsw
end,
macro(expMsw, expLsw, valMsw, valLsw, mem, scratch, resMsw, resLsw)
fence
.loop:
loadlink2i mem, resLsw, resMsw
bineq expLsw, resLsw, .fail
bineq expMsw, resMsw, .fail
storecond2i scratch, valLsw, valMsw, mem
bieq scratch, 0, .done
jmp .loop
.fail:
storecond2i scratch, resLsw, resMsw, mem
bieq scratch, 0, .done
jmp .loop
.done:
fence
move resLsw, expLsw
move resMsw, expMsw
end)
end
# GC ops
wasmOp(ref_i31, WasmRefI31, macro(ctx)
mloadi(ctx, m_value, t0)
lshifti 0x1, t0
rshifti 0x1, t0
move Int32Tag, t1
return2i(ctx, t1, t0)
end)
wasmOp(i31_get, WasmI31Get, macro(ctx)
mload2i(ctx, m_ref, t1, t0)
bieq t1, NullTag, .throw
wgetu(ctx, m_isSigned, t1)
btinz t1, .signed
andi 0x7fffffff, t0
.signed:
returni(ctx, t0)
.throw:
throwException(NullI31Get)
end)
wasmOp(array_len, WasmArrayLen, macro(ctx)
mload2i(ctx, m_arrayref, t1, t0)
bieq t1, NullTag, .nullArray
loadi JSWebAssemblyArray::m_size[t0], t0
returni(ctx, t0)
.nullArray:
throwException(NullArrayLen)
end)
wasmOp(extern_convert_any, WasmExternConvertAny, macro(ctx)
mload2i(ctx, m_reference, t1, t0)
return2i(ctx, t1, t0)
end)
|